欢迎访问ic37.com |
会员登录 免费注册
发布采购

HYB18TC512800BF-25F 参数 Datasheet PDF下载

HYB18TC512800BF-25F图片预览
型号: HYB18TC512800BF-25F
PDF下载: 下载PDF文件 查看货源
内容描述: [DDR DRAM, 64MX8, 0.4ns, CMOS, PBGA60, GREEN, PLASTIC, TFBGA-60]
分类和应用: 时钟动态存储器双倍数据速率内存集成电路
文件页数/大小: 62 页 / 1954 K
品牌: QIMONDA [ QIMONDA AG ]
 浏览型号HYB18TC512800BF-25F的Datasheet PDF文件第23页浏览型号HYB18TC512800BF-25F的Datasheet PDF文件第24页浏览型号HYB18TC512800BF-25F的Datasheet PDF文件第25页浏览型号HYB18TC512800BF-25F的Datasheet PDF文件第26页浏览型号HYB18TC512800BF-25F的Datasheet PDF文件第28页浏览型号HYB18TC512800BF-25F的Datasheet PDF文件第29页浏览型号HYB18TC512800BF-25F的Datasheet PDF文件第30页浏览型号HYB18TC512800BF-25F的Datasheet PDF文件第31页  
9
9
                                 
75ꢌ  
                                  
&
                                                                     
U
                                                                     
                                                                      
                                                                       
V
                                                                        
L
                                                                        
                                                                         
                                                                           
3
                                                                            
RLQWꢌ  
                                                                             
                                                                             
                                                                              
R
V
Q
Jꢌ  
9,'ꢌ  
                                         
                                          
9
                                                            
,
                                                             
;ꢌ  
                                                               
R
                                                                
Uꢌ9  
                                                                 
                                                                  
                                                                   
2
;ꢌ  
                                 
&3ꢌ  
                                  
9
                                                                                 
                                                                                  
                                                                                   
664ꢌ  
Internet Data Sheet  
HYB18TC512[80/16]0BF  
512-Mbit Double-Data-Rate-Two SDRAM  
FIGURE 4  
Differential DC and AC Input and Output Logic Levels Diagram  
9
                                                                                 
''4ꢌ  
                                                                                  
                                                                                   
5.4  
Output Buffer Characteristics  
This chapter describes the Output Buffer Characteristics.  
TABLE 31  
SSTL_18 Output DC Current Drive  
Symbol  
Parameter  
SSTL_18  
Unit  
Notes  
1)2)  
IOH  
IOL  
Output Minimum Source DC Current  
Output Minimum Sink DC Current  
–13.4  
13.4  
mA  
mA  
2)3)  
1)  
VDDQ = 1.7 V; VOUT = 1.42 V. (VOUTVDDQ) / IOH must be less than 21 Ohm for values of VOUT between VDDQ and VDDQ – 280 mV.  
2) The values of IOH(dc) and IOL(dc) are based on the conditions given in 1) and 3). They are used to test drive current capability to ensure VIH.MIN  
plus a noise margin and VIL.MAX minus a noise margin are delivered to an SSTL_18 receiver. The actual current values are derived by  
shifting the desired driver operating points along 21 Ohm load line to define a convenient current for measurement.  
.
3)  
VDDQ = 1.7 V; VOUT = 280 mV. VOUT / IOL must be less than 21 Ohm for values of VOUT between 0 V and 280 mV.  
TABLE 32  
SSTL_18 Output AC Test Conditions  
Symbol  
Parameter  
SSTL_18  
Unit  
Note  
1)  
VOH  
VOL  
Minimum Required Output Pull-up  
VTT + 0.603  
VTT – 0.603  
0.5 × VDDQ  
V
V
V
1)  
Maximum Required Output Pull-down  
Output Timing Measurement Reference Level  
VOTR  
1) SSTL_18 test load for VOH and VOL is different from the referenced load described in Chapter 8.1. The SSTL_18 test load has a 20 Ohm  
series resistor additionally to the 25 Ohm termination resistor into VTT. The SSTL_18 definition assumes that ± 335 mV must be developed  
across the effectively 25 Ohm termination resistor (13.4 mA × 25 Ohm = 335 mV). With an additional series resistor of 20 Ohm this  
translates into a minimum requirement of 603 mV swing relative to VTT, at the ouput device (13.4 mA × 45 Ohm = 603 mV).  
Rev. 1.21, 2007-09  
27  
03292006-HDLH-OAY6  
 复制成功!