U
HJ
ꢍꢌD
G
G
Uꢌ
Zꢌ
Zꢌ
Zꢌ
Zꢌ
Zꢌ
Zꢌ
Zꢌ
Zꢌ
0
3
%
7ꢀ
ꢅꢊ
ꢀꢌ
Internet Data Sheet
HYB18TC1G[80/16]0BF
1-Gbit Double-Data-Rate-Two SDRAM
Field
Bits
Type1)
Description
CL
[6:4]
w
CAS Latency
Note: All other bit combinations are illegal.
011B CL 3
100B CL 4
101B CL 5
110B CL 6
111B CL 7
BT
BL
3
w
w
Burst Type
0B
1B
BT Sequential
BT Interleaved
[2:0]
Burst Length
Note: All other bit combinations are illegal.
010B BL 4
011B BL 8
1) w = write only register bits
2) Number of clock cycles for write recovery during auto-precharge. WR in clock cycles is calculated by dividing tWR (in ns) by tCK (in ns) and
rounding up to the next integer: WR [cycles] ≥ tWR (ns) / tCK (ns). The mode register must be programmed to fulfill the minimum requirement
for the analogue tWR timing WRMIN is determined by tCK.MAX and WRMAX is determined by tCK.MIN
.
%
$
ꢇꢌ %
$
ꢁꢌ %
$
ꢀꢌ $
ꢁ
ꢅꢌ $
ꢁ
ꢇꢌ $
ꢁꢁ
ꢌ $
ꢁ
ꢀꢌ
$
ꢉꢌ
&'
$
ꢊꢌ
$
ꢆꢌ
$
ꢂꢌ
$
ꢈꢌ
$
ꢃꢌ
/ꢌ
$
ꢅꢌ
$
ꢇꢌ
$
ꢁꢌ
$ꢀꢌ
2
ꢌ
3U
R
J
U
DPꢌ
ꢀꢌ
4ꢌ I 5'
4
6ꢌ '4
6
ꢌ
5ꢌW
$
5ꢌW
',&ꢌ '/
/ꢌ
ꢀꢌ
ꢁꢌ
ꢀꢌ
Wꢀ
Wꢀ
RI ꢀ
TABLE 15
Extended Mode Register Definition (BA[2:0] = 001B)
Field
Bits
Type1)
Description
Bank Address [2]
Note: BA2 not available on 256 Mbit and 512 Mbit components
0B BA2 Bank Address
Bank Address [1]
BA2
16
reg. addr.
BA1
BA0
A13
15
14
13
reg. addr.
0B
BA1 Bank Address
Bank Address [0]
1B
BA0 Bank Address
w
w
Address Bus [13]
Note: A13 is not available for 256 Mbit and x16 512 Mbit configuration
0B
A13 Address bit 13
Qoff
12
Output Disable
0B
1B
QOff Output buffers enabled
QOff Output buffers disabled
Rev. 1.21, 2007-07
17
02282007-F8UP-4HSU