欢迎访问ic37.com |
会员登录 免费注册
发布采购

HYB18T1G160C4F-25F 参数 Datasheet PDF下载

HYB18T1G160C4F-25F图片预览
型号: HYB18T1G160C4F-25F
PDF下载: 下载PDF文件 查看货源
内容描述: [DDR DRAM, 64MX16, 0.4ns, CMOS, PBGA84, GREEN, PLASTIC, TFBGA-84]
分类和应用: 时钟动态存储器双倍数据速率内存集成电路
文件页数/大小: 58 页 / 1898 K
品牌: QIMONDA [ QIMONDA AG ]
 浏览型号HYB18T1G160C4F-25F的Datasheet PDF文件第40页浏览型号HYB18T1G160C4F-25F的Datasheet PDF文件第41页浏览型号HYB18T1G160C4F-25F的Datasheet PDF文件第42页浏览型号HYB18T1G160C4F-25F的Datasheet PDF文件第43页浏览型号HYB18T1G160C4F-25F的Datasheet PDF文件第45页浏览型号HYB18T1G160C4F-25F的Datasheet PDF文件第46页浏览型号HYB18T1G160C4F-25F的Datasheet PDF文件第47页浏览型号HYB18T1G160C4F-25F的Datasheet PDF文件第48页  
Internet Data Sheet  
HYB18T1G[40/80/16]0C4F  
1-Gbit Double-Data-Rate-Two SDRAM  
Examples: 1) If the system provides tHP of 1315 ps into a DDR2–667 SDRAM, the DRAM provides tQH of 975 ps minimum. 2) If the system  
provides tHP of 1420 ps into a DDR2–667 SDRAM, the DRAM provides tQH of 1080 ps minimum.  
26) tQHS accounts for: 1) The pulse duration distortion of on-chip clock circuits, which represents how well the actual tHP at the input is  
transferred to the output; and 2) The worst case push-out of DQS on one transition followed by the worst case pull-in of DQ on the next  
transition, both of which are independent of each other, due to data pin skew, output pattern effects, and pchannel to n-channel variation  
of the output drivers.  
27) The Auto-Refresh command interval has be reduced to 3.9 µs when operating the DDR2 DRAM in a temperature range between 85 °C  
and 95 °C.  
28) 0 °CTCASE 85 °C.  
29) 85 °C < TCASE 95 °C.  
30) A maximum of eight Refresh commands can be posted to any given DDR2 SDRAM, meaning that the maximum absolute interval between  
any Refresh command and the next Refresh command is 9 x tREFI  
.
31) tRPST end point and tRPRE begin point are not referenced to a specific voltage level but specify when the device output is no longer driving  
(tRPST), or begins driving (tRPRE). Figure 8 shows a method to calculate these points when the device is no longer driving (tRPST), or begins  
driving (tRPRE) by measuring the signal at two different voltages. The actual voltage measurement points are not critical as long as the  
calculation is consistent.  
32) When the device is operated with input clock jitter, this parameter needs to be derated by the actual tJIT.PER of the input clock. (output  
deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2–667 SDRAM has tJIT.PER.MIN = – 72 ps  
and tJIT.PER.MAX = + 93 ps, then tRPRE.MIN(DERATED) = tRPRE.MIN + tJIT.PER.MIN = 0.9 x tCK.AVG – 72 ps = + 2178 ps and tRPRE.MAX(DERATED) = tRPRE.MAX  
+ tJIT.PER.MAX = 1.1 x tCK.AVG + 93 ps = + 2843 ps. (Caution on the MIN/MAX usage!).  
33) When the device is operated with input clock jitter, this parameter needs to be derated by the actual tJIT.DUTY of the input clock. (output  
deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2–667 SDRAM has tJIT.DUTY.MIN = – 72 ps  
and tJIT.DUTY.MAX = + 93 ps, then tRPST.MIN(DERATED) = tRPST.MIN + tJIT.DUTY.MIN = 0.4 x tCK.AVG – 72 ps = + 928 ps and tRPST.MAX(DERATED) = tRPST.MAX  
+ tJIT.DUTY.MAX = 0.6 x tCK.AVG + 93 ps = + 1592 ps. (Caution on the MIN/MAX usage!).  
34) For these parameters, the DDR2 SDRAM device is characterized and verified to support tnPARAM = RU{tPARAM / tCK.AVG}, which is in clock  
cycles, assuming all input clock jitter specifications are satisfied. For example, the device will support tnRP = RU{tRP / tCK.AVG}, which is in  
clock cycles, if all input clock jitter specifications are met. This means: For DDR2–667 5–5–5, of which tRP = 15 ns, the device will support  
t
nRP = RU{tRP / tCK.AVG} = 5, i.e. as long as the input clock jitter specifications are met, Precharge command at Tm and Active command at  
Tm + 5 is valid even if (Tm + 5 - Tm) is less than 15 ns due to input clock jitter.  
35) tWTR is at lease two clocks (2 x tCK) independent of operation frequency.  
FIGURE 8  
Method for Calculating Transitions and Endpoint  
ꢐꢑꢁꢇꢒꢇ ꢇꢓꢐ  
ꢐꢆꢆꢇꢕꢇꢏ ꢇꢓꢐ  
ꢐꢆꢆꢇꢕꢇ ꢇꢓꢐ  
ꢀꢔꢂ  
ꢐꢑꢁꢇꢒꢇꢏ ꢇꢓꢐ  
ꢀꢁꢂ  
ꢀꢃꢄꢃꢖꢇ  
ꢀꢃꢄꢅꢆꢈꢉꢊꢇꢋꢌꢍꢉꢀ  
ꢗꢈꢘꢍꢉꢇꢋꢌꢍꢉꢀ  
ꢐꢑꢇꢏ ꢇꢓꢐ  
ꢐꢑꢇ ꢇꢓꢐ  
ꢐꢆꢆꢇꢒꢇ ꢇꢓꢐ  
ꢐꢆꢆꢇꢒꢇꢏ ꢇꢓꢐ  
ꢆꢎ  
ꢆꢏ  
ꢆꢎ  
ꢆꢏ  
ꢀꢁꢂꢙꢀꢃꢄꢅꢆꢇ  
ꢈꢉꢊꢇꢋꢌꢍꢉꢇꢚꢇꢏꢛꢆꢎꢒꢆꢏ  
ꢀꢔꢂꢙꢀꢃꢄꢃꢖꢇ  
ꢗꢈꢘꢍꢉꢇꢋꢌꢍꢉꢇꢚꢇꢏꢛꢆꢎꢒꢆꢏ  
ꢜꢄꢖꢆꢝꢞꢎꢝ  
Rev. 1.01, 2008-11  
04212008-66HT-ZLFE  
44  
 复制成功!