欢迎访问ic37.com |
会员登录 免费注册
发布采购

HYB15T1G400C2F-3S 参数 Datasheet PDF下载

HYB15T1G400C2F-3S图片预览
型号: HYB15T1G400C2F-3S
PDF下载: 下载PDF文件 查看货源
内容描述: [DDR DRAM, 256MX4, 0.45ns, CMOS, PBGA60, ROHS COMPLIANT, PLASTIC, TFBGA-60]
分类和应用: 时钟动态存储器双倍数据速率内存集成电路
文件页数/大小: 59 页 / 1885 K
品牌: QIMONDA [ QIMONDA AG ]
 浏览型号HYB15T1G400C2F-3S的Datasheet PDF文件第18页浏览型号HYB15T1G400C2F-3S的Datasheet PDF文件第19页浏览型号HYB15T1G400C2F-3S的Datasheet PDF文件第20页浏览型号HYB15T1G400C2F-3S的Datasheet PDF文件第21页浏览型号HYB15T1G400C2F-3S的Datasheet PDF文件第23页浏览型号HYB15T1G400C2F-3S的Datasheet PDF文件第24页浏览型号HYB15T1G400C2F-3S的Datasheet PDF文件第25页浏览型号HYB15T1G400C2F-3S的Datasheet PDF文件第26页  
Internet Data Sheet  
HYB15T1G[40/80/16]0C2F  
1-Gbit Double-Data-Rate-Two SDRAM  
3.3  
Extended Mode Register EMR(2)  
The Extended Mode Registers EMR(2) and EMR(3) are reserved for future use and must be programmed when setting the  
mode register during initialization.  
%$ꢆ %$ꢃ %$ꢀ $ꢃꢅ $ꢃꢆ $ꢃꢃ $ꢃꢀ  
$ꢇ  
$ꢊ  
$ꢁ  
$ꢈ  
$ꢂ  
$ꢉ  
$ꢅ  
$ꢆ  
$ꢃ  
$ꢀ  
65)  
'&&  
3$65  
UHJꢌꢋDGGU  
03%7ꢀꢂꢆꢀ  
TABLE 12  
EMR(2) Programming Extended Mode Register Definition, BA2:0=010B  
Field Bits  
Type1)  
Description  
BA2  
16  
w
Bank Address  
0B  
BA2 Bank Address  
BA  
[15:14]  
w
Bank Adress  
00B BA MRS  
01B BA EMRS(1)  
10B BA EMRS(2)  
11B BA EMRS(3): Reserved  
A
[13:8]  
7
w
w
Address Bus  
000000B A Address bits  
SRF  
Address Bus, High Temperature Self Refresh Rate for TCASE > 85°C  
0B  
1B  
A7 disable  
A7 enable 2)  
A
[6:4]  
3
w
w
Address Bus  
000B A Address bits  
DCC  
Address Bus, Duty Cycle Correction (DCC)  
0B  
1B  
A3 DCC disabled  
A3 DCC enabled  
Partial Self Refresh for 8 banks  
PASR [2:0]  
w
Address Bus, Partial Array Self Refresh for 8 Banks3)  
Note: Only for 1G and 2G components  
000B PASR0 Full Array  
001B PASR1 Half Array (BA[2:0]=000, 001, 010 & 011)  
010B PASR2 Quarter Array (BA[2:0]=000, 001)  
011B PASR3 1/8 array (BA[2:0] = 000)  
100B PASR4 3/4 array (BA[2:0]= 010, 011, 100, 101, 110 & 111)  
101B PASR5 Half array (BA[2:0]=100, 101, 110 & 111)  
110B PASR6 Quarter array (BA[2:0]= 110 & 111)  
111B PASR7 1/8 array(BA[2:0]=111)  
1) w = write only  
2) When DRAM is operated at 85°C TCase 95°C the extended self refresh rate must be enabled by setting bit A7 to 1 before the self refresh  
mode can be entered.  
3) If PASR (Partial Array Self Refresh) is enabled, data located in areas of the array beyond the specified location will be lost if self refresh  
is entered. Data integrity will be maintained if tREF conditions are met and no Self Refresh command is issued.  
Rev. 1.00, 2008-08  
22  
11202007-1NZ2-6U4E  
 复制成功!