欢迎访问ic37.com |
会员登录 免费注册
发布采购

P1754-40PGMB 参数 Datasheet PDF下载

P1754-40PGMB图片预览
型号: P1754-40PGMB
PDF下载: 下载PDF文件 查看货源
内容描述: 单芯片CMOS 40MHz的处理器接口电路( PIC ) [SINGLE CHIP, 40MHz CMOS PROCESSOR INTERFACE CIRCUIT (PIC)]
分类和应用: 微控制器和处理器外围集成电路uCs集成电路uPs集成电路
文件页数/大小: 20 页 / 171 K
品牌: PYRAMID [ PYRAMID SEMICONDUCTOR CORPORATION ]
 浏览型号P1754-40PGMB的Datasheet PDF文件第8页浏览型号P1754-40PGMB的Datasheet PDF文件第9页浏览型号P1754-40PGMB的Datasheet PDF文件第10页浏览型号P1754-40PGMB的Datasheet PDF文件第11页浏览型号P1754-40PGMB的Datasheet PDF文件第13页浏览型号P1754-40PGMB的Datasheet PDF文件第14页浏览型号P1754-40PGMB的Datasheet PDF文件第15页浏览型号P1754-40PGMB的Datasheet PDF文件第16页  
PACE1754  
PIN FUNCTIONS  
Symbol  
Name  
Description  
CPU CLK  
STRBA  
CPU Clock  
A single-phase input clock signal (0-40MHz, 40% to 60% duty cycle.)  
Strobe Address  
An active HIGH input which latches the contents of IB(0:15) into the  
address latches.  
STRBD  
Strobe Data  
An active LOW input which is used for writing or reading data to or  
from the device and also to produce the external memory and I/O  
strobes.  
TIMER CLK  
Timer Clock  
A 100KHz output (fixed frequency) based on the programmed  
operating frequency of the CPU clock.  
MEMW  
MEMR  
IOW  
Memory Write Strobe  
Memory Read Strobe  
I/O Write Strobe  
An active LOW output produced in memory write cycles.  
An active LOW output produced in memory read cycles.  
An active LOW output produced in output write cycles.  
An active LOW output produced in input read cycles.  
IOR  
I/O Read Strobe  
INTA  
Interrupt Acknowledge  
Strobe  
An active LOW output produced after any interrupt, corresponding to  
an output write to address 1000 (hex).  
SCR EN  
System Configuration  
An active LOW output (in 64 pin only) produced any time an input  
read from address 8410 (hex), read system configuration is  
executed.  
STRB EN  
Strobe Enable  
An active LOW input, enabling the active state of the address  
outputs and the MEMR, MEMQ, IOR, and IOW outputs. When at a  
logic "1" (if enabled by bits EST, EAD of the control register) it will  
correspondingly enable the three-state state of the above signals.  
IB - IB  
0
Information Bus (0:15)  
A bi-directional time multiplexed bus. It is an input during the  
address phase of any bus cycle and also during the data phase  
when writing. It is an output during the data phase when reading  
from the device.  
15  
IB  
Information Bus (16)  
Address Bus (0:15)  
A bi-directional line. It is an output during write cycles and an input  
during read cycles. It is used to implement the parity function at the  
system level.  
16  
A(0:1)/  
EX AD(0:1),  
A(2:15)  
An active HIGH output bus. Contains the address of the current bus  
cycle as latched by the end of STRBA. In system configurations  
including the MMU function, the only active lines during memory are  
A(4:15). In this case, A(2:3) are high impedance (don't care) and  
A(0:1) turn into inputs called Extended Addresses, EXT ADR (0:1).  
In this case, these two lines supplied by the MMU, will be used to  
operate the programmable ready generation during bus cycles.  
M/IO  
Memory I/O  
An input qualifier indicating the nature of the current bus cycle.  
Do c um e nt # MICRO-5 REV C  
Pa g e 12 o f 20  
 复制成功!