欢迎访问ic37.com |
会员登录 免费注册
发布采购

PM7380-PI 参数 Datasheet PDF下载

PM7380-PI图片预览
型号: PM7380-PI
PDF下载: 下载PDF文件 查看货源
内容描述: 帧引擎和数据链路管理32P672 [FRAME ENGINE AND DATA LINK MANAGER 32P672]
分类和应用:
文件页数/大小: 332 页 / 2479 K
品牌: PMC [ PMC-SIERRA, INC ]
 浏览型号PM7380-PI的Datasheet PDF文件第263页浏览型号PM7380-PI的Datasheet PDF文件第264页浏览型号PM7380-PI的Datasheet PDF文件第265页浏览型号PM7380-PI的Datasheet PDF文件第266页浏览型号PM7380-PI的Datasheet PDF文件第268页浏览型号PM7380-PI的Datasheet PDF文件第269页浏览型号PM7380-PI的Datasheet PDF文件第270页浏览型号PM7380-PI的Datasheet PDF文件第271页  
RELEASED  
PM7380 FREEDM-32P672  
DATA SHEET  
PMC-1990262  
ISSUE 5  
FRAME ENGINE AND DATA LINK MANAGER 32P672  
FBTBEN:  
As a master, the GPIC does not generate fast back-to-back cycles to different  
devices. This bit is forced low.  
The upper 16-bits make up the PCI Status field. The status field tracks the  
status of PCI bus related events. Reads to this register behave normally. Writes  
are slightly different in that bits can be reset, but not set. A bit is reset whenever  
the register is written, and the data in the corresponding bit location is a one.  
66MHZ_CAPABLE:  
The 66 MHz Capable bit is hardwired to one to indicate the GPIC is capable  
of operating in 66 MHz mode.  
FBTBE:  
The FBTBE bit is hardwired to one to indicate the GPIC supports fast back-  
to-back transactions with other targets.  
DPR:  
The Data Parity Reported (DPR) bit is set high if the GPIC is an initiator and  
asserts or detects a parity error on the PERRB signal while the PERREN bit  
is set in the Command register. The DPR bit is cleared by the PCI Host.  
DVSLT[1:0]:  
The Device Select Timing (DEVSLT) bits specify the allowable timings for the  
assertion of DEVSELB by the GPIC as a target. These are encoded as 00B  
for fast, 01B for medium, 10B for slow and 11B is not used. The GPIC allows  
for medium timing.  
TABT:  
The Target Abort (TABT) bit is set high by the GPIC when as a target, it  
terminates a transaction with a target abort. The TABT bit is cleared by the  
PCI Host.  
RTABT:  
The Received Target Abort (RTABT) bit is set high by the GPIC when as an  
initiator, its transaction is terminated by a target abort. The RTABT bit is  
cleared by the PCI Host.  
MABT:  
The Master Abort (MABT) bit is set high by the GPIC when as an initiator, its  
transaction is terminated by a master abort and a special cycle was not in  
progress. The MABT bit is cleared by the PCI Host.  
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA,INC., AND FOR ITS CUSTOMERS’ INTERNAL USE  
256  
 复制成功!