欢迎访问ic37.com |
会员登录 免费注册
发布采购

PM7344 参数 Datasheet PDF下载

PM7344图片预览
型号: PM7344
PDF下载: 下载PDF文件 查看货源
内容描述: SATURN QUAD T1 / E1 MULTI -PHY用户网络接口设备 [SATURN QUAD T1/E1 MULTI-PHY USER NETWORK INTERFACE DEVICE]
分类和应用: 网络接口
文件页数/大小: 293 页 / 1101 K
品牌: PMC [ PMC-SIERRA, INC ]
 浏览型号PM7344的Datasheet PDF文件第143页浏览型号PM7344的Datasheet PDF文件第144页浏览型号PM7344的Datasheet PDF文件第145页浏览型号PM7344的Datasheet PDF文件第146页浏览型号PM7344的Datasheet PDF文件第148页浏览型号PM7344的Datasheet PDF文件第149页浏览型号PM7344的Datasheet PDF文件第150页浏览型号PM7344的Datasheet PDF文件第151页  
PM7344 S/UNI-MPH  
DATA SHEET  
PMC-950449  
ISSUE 6  
MULTI-PHY USER NETWORK INTERFACE  
Registers 034H, 134H, 234H and 334H: XFDL Configuration  
Bit  
Type  
Function  
Default  
Bit 7  
Bit 6  
Bit 5  
Bit 4  
Bit 3  
Bit 2  
Bit 1  
Bit 0  
Unused  
Unused  
Unused  
EOM  
INTE  
ABT  
X
X
X
0
0
0
0
0
R/W  
R/W  
R/W  
R/W  
R/W  
CRC  
EN  
EN:  
The enable bit (EN) controls the overall operation of the XFDL. When the EN  
bit is set to a logic 1, the XDFL is enabled and flag sequences are sent until  
data is written into the XFDL Transmit Data register. When the EN bit is set  
to logic 0, the XFDL is disabled.  
CRC:  
The CRC enable bit controls the generation of the CRC-CCITT frame check  
sequence (FCS). Setting the CRC bit to logic 1 enables the CRC-CCITT  
generator and the appends the 16 bit FCS to the end of each message.  
When the CRC bit is set to logic 0, the FCS is not appended to the end of the  
message. The CRC type used is the CRC-CCITT with generator polynomial  
16  
12  
5
= x + x + x + 1. The high order bit of the FCS word is transmitted first.  
ABT:  
The Abort (ABT) bit controls the sending of the 7 consecutive ones HDLC  
abort code. Setting the ABT bit to a logic 1 causes the 11111110 code to be  
transmitted after the last byte from the XFDLTransmit Data Register is  
transmitted. Aborts are continuously sent until this bit is reset to a logic 0.  
INTE:  
The INTE bit enables the generation of an interrupt via the TDLINT[x] output.  
Setting the INTE bit to logic 1 enables the generation of an interrupt; setting  
INTE to logic 0 disables the generation of an interrupt. If the TDLINTE bit is  
also set to logic 1 in the Datalink Options register, the interrupt generated on  
the TDLINT[x] output is also generated on the microprocessor INTB pin.  
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA, INC., AND FOR ITS CUSTOMERS’ INTERNAL USE  
131  
 复制成功!