欢迎访问ic37.com |
会员登录 免费注册
发布采购

PCF8574TS/F3,112 参数 Datasheet PDF下载

PCF8574TS/F3,112图片预览
型号: PCF8574TS/F3,112
PDF下载: 下载PDF文件 查看货源
内容描述: [PCF8574; PCF8574A - Remote 8-bit I/O expander for I²C‑bus with interrupt SSOP2 20-Pin]
分类和应用: PC光电二极管外围集成电路
文件页数/大小: 24 页 / 127 K
品牌: PHILIPS [ NXP SEMICONDUCTORS ]
 浏览型号PCF8574TS/F3,112的Datasheet PDF文件第4页浏览型号PCF8574TS/F3,112的Datasheet PDF文件第5页浏览型号PCF8574TS/F3,112的Datasheet PDF文件第6页浏览型号PCF8574TS/F3,112的Datasheet PDF文件第7页浏览型号PCF8574TS/F3,112的Datasheet PDF文件第9页浏览型号PCF8574TS/F3,112的Datasheet PDF文件第10页浏览型号PCF8574TS/F3,112的Datasheet PDF文件第11页浏览型号PCF8574TS/F3,112的Datasheet PDF文件第12页  
Philips Semiconductors
Product specification
Remote 8-bit I/O expander for I
2
C-bus
6.4
Acknowledge
PCF8574
of each byte that has been clocked out of the slave
transmitter. The device that acknowledges has to pull
down the SDA line during the acknowledge clock pulse, so
that the SDA line is stable LOW during the HIGH period of
the acknowledge related clock pulse, set-up and hold
times must be taken into account.
A master receiver must signal an end of data to the
transmitter by
not
generating an acknowledge on the last
byte that has been clocked out of the slave. In this event
the transmitter must leave the data line HIGH to enable the
master to generate a stop condition.
The number of data bytes transferred between the start
and the stop conditions from transmitter to receiver is not
limited. Each byte of eight bits is followed by one
acknowledge bit (see Fig.8). The acknowledge bit is a
HIGH level put on the bus by the transmitter whereas the
master generates an extra acknowledge related clock
pulse.
A slave receiver which is addressed must generate an
acknowledge after the reception of each byte. Also a
master must generate an acknowledge after the reception
handbook, full pagewidth
DATA OUTPUT
BY TRANSMITTER
not acknowledge
DATA OUTPUT
BY RECEIVER
acknowledge
SCL FROM
MASTER
S
START
condition
clock pulse for
acknowledgement
MBC602
1
2
8
9
Fig.8 Acknowledgment on the I
2
C-bus.
2002 Nov 22
8