欢迎访问ic37.com |
会员登录 免费注册
发布采购

PCF8574TS/F3,112 参数 Datasheet PDF下载

PCF8574TS/F3,112图片预览
型号: PCF8574TS/F3,112
PDF下载: 下载PDF文件 查看货源
内容描述: [PCF8574; PCF8574A - Remote 8-bit I/O expander for I²C‑bus with interrupt SSOP2 20-Pin]
分类和应用: PC光电二极管外围集成电路
文件页数/大小: 24 页 / 127 K
品牌: PHILIPS [ NXP SEMICONDUCTORS ]
 浏览型号PCF8574TS/F3,112的Datasheet PDF文件第3页浏览型号PCF8574TS/F3,112的Datasheet PDF文件第4页浏览型号PCF8574TS/F3,112的Datasheet PDF文件第5页浏览型号PCF8574TS/F3,112的Datasheet PDF文件第6页浏览型号PCF8574TS/F3,112的Datasheet PDF文件第8页浏览型号PCF8574TS/F3,112的Datasheet PDF文件第9页浏览型号PCF8574TS/F3,112的Datasheet PDF文件第10页浏览型号PCF8574TS/F3,112的Datasheet PDF文件第11页  
Philips Semiconductors
Product specification
Remote 8-bit I/O expander for I
2
C-bus
6
CHARACTERISTICS OF THE I
2
C-BUS
6.2
Start and stop conditions
PCF8574
The I
2
C-bus is for 2-way, 2-line communication between
different ICs or modules. The two lines are a serial data
line (SDA) and a serial clock line (SCL). Both lines must be
connected to a positive supply via a pull-up resistor when
connected to the output stages of a device. Data transfer
may be initiated only when the bus is not busy.
6.1
Bit transfer
Both data and clock lines remain HIGH when the bus is not
busy. A HIGH-to-LOW transition of the data line, while the
clock is HIGH is defined as the start condition (S).
A LOW-to-HIGH transition of the data line while the clock
is HIGH is defined as the stop condition (P) (see Fig.6).
6.3
System configuration
One data bit is transferred during each clock pulse. The
data on the SDA line must remain stable during the HIGH
period of the clock pulse as changes in the data line at this
time will be interpreted as control signals (see Fig.5).
A device generating a message is a ‘transmitter’, a device
receiving is the ‘receiver’. The device that controls the
message is the ‘master’ and the devices which are
controlled by the master are the ‘slaves’ (see Fig.7).
handbook, full pagewidth
SDA
SCL
data line
stable;
data valid
change
of data
allowed
MBC621
Fig.5 Bit transfer.
handbook, full pagewidth
SDA
SDA
SCL
S
START condition
P
STOP condition
SCL
MBC622
Fig.6 Definition of start and stop conditions.
SDA
SCL
MASTER
TRANSMITTER /
RECEIVER
SLAVE
TRANSMITTER /
RECEIVER
MASTER
TRANSMITTER /
RECEIVER
MBA605
SLAVE
RECEIVER
MASTER
TRANSMITTER
Fig.7 System configuration.
2002 Nov 22
7