NXP Semiconductors
74HC595-Q100; 74HCT595-Q100
8-bit serial-in, serial or parallel-out shift register with output latches;
3-state
6. Pinning information
6.1 Pinning
+&4
+&74
4
4
4
4
4
4
4
*1'
DDD
9
&&
4
'6
2(
67&3
6+&3
05
46
+&4
+&74
4
4
4
4
4
4
4
*1'
DDD
9
&&
4
'6
2(
67&3
6+&3
05
46
Fig 5.
Pin configuration SO16
Fig 6.
Pin configuration (T)SSOP16
+&4
+&74
WHUPLQDO
LQGH[ DUHD
4
4
4
4
4
4
*1'
46
*1'
9
&&
4
'6
2(
67&3
6+&3
05
4
DDD
7UDQVSDUHQW WRS YLHZ
(1) This is not a supply pin. The substrate is attached to this pad using conductive die attach material. There is no electrical or
mechanical requirement to solder this pad. However, if it is soldered, the solder land should remain floating or be connected to
GND.
Fig 7.
Pin configuration for DHVQFN16
74HC_HCT595_Q100
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2013. All rights reserved.
Product data sheet
Rev. 2 — 10 April 2013
4 of 23