欢迎访问ic37.com |
会员登录 免费注册
发布采购

74LVC2G02DP 参数 Datasheet PDF下载

74LVC2G02DP图片预览
型号: 74LVC2G02DP
PDF下载: 下载PDF文件 查看货源
内容描述: 双路2输入或非门 [Dual 2-input NOR gate]
分类和应用: 逻辑集成电路光电二极管
文件页数/大小: 16 页 / 90 K
品牌: PANASONIC [ PANASONIC SEMICONDUCTOR ]
 浏览型号74LVC2G02DP的Datasheet PDF文件第1页浏览型号74LVC2G02DP的Datasheet PDF文件第3页浏览型号74LVC2G02DP的Datasheet PDF文件第4页浏览型号74LVC2G02DP的Datasheet PDF文件第5页浏览型号74LVC2G02DP的Datasheet PDF文件第6页浏览型号74LVC2G02DP的Datasheet PDF文件第7页浏览型号74LVC2G02DP的Datasheet PDF文件第8页浏览型号74LVC2G02DP的Datasheet PDF文件第9页  
Philips Semiconductors
Product specification
Dual 2-input NOR gate
FEATURES
Wide supply voltage range from 1.65 V to 5.5 V
5 V tolerant outputs for interfacing with 5 V logic
High noise immunity
Complies with JEDEC standard:
– JESD8-7 (1.65 V to 1.95 V)
– JESD8-5 (2.3 V to 2.7 V)
– JESD8B/JESD36 (2.7 V to 3.6 V).
• ±24
mA output drive (V
CC
= 3.0 V)
CMOS low power consumption
Latch-up performance exceeds 250 mA
Direct interface with TTL levels
Inputs accept voltages up to 5 V
Multiple package options
ESD protection:
– HBM EIA/JESD22-A114-B exceeds 2000 V
– MM EIA/JESD22-A115-A exceeds 200 V.
Specified from
−40 °C
to +85
°C
and
−40 °C
to +125
°C.
QUICK REFERENCE DATA
GND = 0 V; T
amb
= 25
°C;
t
r
= t
f
2.5 ns.
SYMBOL
t
PHL
/t
PLH
PARAMETER
propagation delay
inputs nA, nB to output nY
CONDITIONS
V
CC
= 1.8 V; C
L
= 30 pF; R
L
= 1 kΩ
V
CC
= 2.5 V; C
L
= 30 pF; R
L
= 500
V
CC
= 2.7 V; C
L
= 50 pF; R
L
= 500
V
CC
= 3.3 V; C
L
= 50 pF; R
L
= 500
V
CC
= 5.0 V; C
L
= 50 pF; R
L
= 500
C
I
C
PD
Notes
1. C
PD
is used to determine the dynamic power dissipation (P
D
in
µW).
P
D
= C
PD
×
V
CC2
×
f
i
×
N +
Σ(C
L
×
V
CC2
×
f
o
) where:
f
i
= input frequency in MHz;
f
o
= output frequency in MHz;
C
L
= output load capacitance in pF;
V
CC
= supply voltage in Volts;
N = total load switching outputs;
Σ(C
L
×
V
CC2
×
f
o
) = sum of the outputs.
2. The condition is V
I
= GND to V
CC
.
input capacitance
power dissipation capacitance per gate V
CC
= 3.3 V; notes 1 and 2
DESCRIPTION
74LVC2G02
The 74LVC2G02 is a high-performance, low-power,
low-voltage, Si-gate CMOS device and superior to most
advanced CMOS compatible TTL families.
Inputs can be driven from either 3.3 V or 5 V devices. This
feature allows the use of these devices as translators in a
mixed 3.3 V and 5 V environment.
This device is fully specified for partial power-down
applications using I
off
. The I
off
circuitry disables the output,
preventing the damaging backflow current through the
device when it is powered down.
The 74LVC2G02 provides the 2-input NOR gate function.
TYPICAL
3.8
2.4
3.2
2.4
1.8
2.5
14
ns
ns
ns
ns
ns
UNIT
pF
pF
2004 Sep 15
2