欢迎访问ic37.com |
会员登录 免费注册
发布采购

UC3843BNG 参数 Datasheet PDF下载

UC3843BNG图片预览
型号: UC3843BNG
PDF下载: 下载PDF文件 查看货源
内容描述: 高性能电流模式控制器 [High Performance Current Mode Controllers]
分类和应用: 稳压器开关式稳压器或控制器电源电路开关式控制器光电二极管
文件页数/大小: 22 页 / 414 K
品牌: ONSEMI [ ON SEMICONDUCTOR ]
 浏览型号UC3843BNG的Datasheet PDF文件第5页浏览型号UC3843BNG的Datasheet PDF文件第6页浏览型号UC3843BNG的Datasheet PDF文件第7页浏览型号UC3843BNG的Datasheet PDF文件第8页浏览型号UC3843BNG的Datasheet PDF文件第10页浏览型号UC3843BNG的Datasheet PDF文件第11页浏览型号UC3843BNG的Datasheet PDF文件第12页浏览型号UC3843BNG的Datasheet PDF文件第13页  
UC3842B, UC3843B, UC2842B, UC2843B
Error Amplifier
A fully compensated Error Amplifier with access to the
inverting input and output is provided. It features a typical
DC voltage gain of 90 dB, and a unity gain bandwidth of
1.0 MHz with 57 degrees of phase margin (Figure 8). The
non−inverting input is internally biased at 2.5 V and is not
pinned out. The converter output voltage is typically divided
down and monitored by the inverting input. The maximum
input bias current is
−2.0
mA
which can cause an output
voltage error that is equal to the product of the input bias
current and the equivalent input divider source resistance.
The Error Amp Output (Pin 1) is provided for external
loop compensation (Figure 33). The output voltage is offset
by two diode drops (≈1.4 V) and divided by three before it
connects to the non−inverting input of the Current Sense
Comparator. This guarantees that no drive pulses appear at
the Output (Pin 6) when pin 1 is at its lowest state (V
OL
).
This occurs when the power supply is operating and the load
is removed, or at the beginning of a soft−start interval
(Figures 25, 26). The Error Amp minimum feedback
resistance is limited by the amplifier’s source current
(0.5 mA) and the required output voltage (V
OH
) to reach the
comparator’s 1.0 V clamp level:
R
f(min)
3.0 (1.0 V) + 1.4 V
= 8800
W
0.5 mA
appears at the Output during any given oscillator cycle. The
inductor current is converted to a voltage by inserting the
ground−referenced sense resistor R
S
in series with the
source of output switch Q1. This voltage is monitored by the
Current Sense Input (Pin 3) and compared to a level derived
from the Error Amp Output. The peak inductor current under
normal operating conditions is controlled by the voltage at
pin 1 where:
I
pk
=
V
(Pin 1)
1.4 V
3 R
S
Abnormal operating conditions occur when the power
supply output is overloaded or if output voltage sensing is
lost. Under these conditions, the Current Sense Comparator
threshold will be internally clamped to 1.0 V. Therefore the
maximum peak switch current is:
I
pk(max)
=
1.0 V
R
S
Current Sense Comparator and PWM Latch
The UC3842B, UC3843B operate as a current mode
controller, whereby output switch conduction is initiated by
the oscillator and terminated when the peak inductor current
reaches the threshold level established by the Error
Amplifier Output/Compensation (Pin 1). Thus the error
signal controls the peak inductor current on a
cycle−by−cycle basis. The Current Sense Comparator PWM
Latch configuration used ensures that only a single pulse
When designing a high power switching regulator it
becomes desirable to reduce the internal clamp voltage in
order to keep the power dissipation of R
S
to a reasonable
level. A simple method to adjust this voltage is shown in
Figure 24. The two external diodes are used to compensate
the internal diodes, yielding a constant clamp voltage over
temperature. Erratic operation due to noise pickup can result
if there is an excessive reduction of the I
pk(max)
clamp
voltage.
A narrow spike on the leading edge of the current
waveform can usually be observed and may cause the power
supply to exhibit an instability when the output is lightly
loaded. This spike is due to the power transformer
interwinding capacitance and output rectifier recovery time.
The addition of an RC filter on the Current Sense Input with
a time constant that approximates the spike duration will
usually eliminate the instability (refer to Figure 28).
http://onsemi.com
9