UC3842A, UC3843A, UC2842A, UC2843A
DESIGN CONSIDERATIONS
Do not attempt to construct the converter on
wire−wrap or plug−in prototype boards. High Frequency
circuit layout techniques are imperative to prevent pulse
width jitter. This is usually caused by excessive noise
pick−up imposed on the Current Sense or Voltage Feedback
inputs. Noise immunity can be improved by lowering circuit
impedances at these points. The printed circuit layout should
contain a ground plane with low−current signal and
high−current switch and output grounds returning on
separate paths back to the input filter capacitor. Ceramic
(t ) decreases to (ꢂI + I m /m ) (m /m ). This perturbation
3 ꢂ 2 1 2 1
is multiplied by m .m on each succeeding cycle, alternately
2
1
increasing and decreasing the inductor current at switch
turn−on. Several oscillator cycles may be required before
the inductor current reaches zero causing the process to
commence again. If m /m is greater than 1, the converter
2
1
will be unstable. Figure 20B shows that by adding an
artificial ramp that is synchronized with the PWM clock to
the control voltage, the ꢂI perturbation will decrease to zero
on succeeding cycles. This compensation ramp (m ) must
3
bypass capacitors (0.1 ꢀ F) connected directly to V , V ,
have a slope equal to or slightly greater than m /2 for
CC
C
2
and V may be required depending upon circuit layout.
stability. With m /2 slope compensation, the average
ref
2
This provides a low impedance path for filtering the high
frequency noise. All high current loops should be kept as
short as possible using heavy copper runs to minimize
radiated EMI. The Error Amp compensation circuitry and
the converter output voltage divider should be located close
to the IC and as far as possible from the power switch and
other noise generating components.
inductor current follows the control voltage yielding true
current mode operation. The compensating ramp can be
derived from the oscillator and added to either the Voltage
Feedback or Current Sense inputs (Figure 33).
(A)
ꢂ I
Control Voltage
Current mode converters can exhibit subharmonic
oscillations when operating at a duty cycle greater than 50%
with continuous inductor current. This instability is
independent of the regulators closed−loop characteristics
and is caused by the simultaneous operating conditions of
fixed frequency and peak current detecting. Figure 20A
m2
m1
m
m
2
1
ꢂ
I
+
ꢂ
I
Inductor
Current
m
m
m
m
2
2
1
ꢂ
I
+
ꢂ
I
1
Oscillator Period
t
3
t
1
t
2
t
0
shows the phenomenon graphically. At t , switch
conduction begins, causing the inductor current to rise at a
0
(B)
Control Voltage
m3
slope of m . This slope is a function of the input voltage
1
divided by the inductance. At t , the Current Sense Input
reaches the threshold established by the control voltage.
This causes the switch to turn off and the current to decay at
1
ꢂ
I
m1
m2
Inductor
Current
a slope of m until the next oscillator cycle. The unstable
2
Oscillator Period
condition can be shown if a perturbation is added to the
control voltage, resulting in a small ꢂI (dashed line). With
a fixed oscillator period, the current decay time is reduced,
t
t
t
6
4
5
Figure 20. Continuous Current Waveforms
and the minimum current at switch turn−on (t ) is increased
2
by ꢂI + ꢂI m2/m1. The minimum current at the next cycle
http://onsemi.com
11