欢迎访问ic37.com |
会员登录 免费注册
发布采购

ML674000TB 参数 Datasheet PDF下载

ML674000TB图片预览
型号: ML674000TB
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 32-Bit, 33.333MHz, CMOS, PQFP128, 14 X 14 MM, 0.40 MM PITCH, PLASTIC, TQFP-128]
分类和应用: 时钟微控制器外围集成电路
文件页数/大小: 28 页 / 189 K
品牌: OKI [ OKI ELECTRONIC COMPONETS ]
 浏览型号ML674000TB的Datasheet PDF文件第9页浏览型号ML674000TB的Datasheet PDF文件第10页浏览型号ML674000TB的Datasheet PDF文件第11页浏览型号ML674000TB的Datasheet PDF文件第12页浏览型号ML674000TB的Datasheet PDF文件第14页浏览型号ML674000TB的Datasheet PDF文件第15页浏览型号ML674000TB的Datasheet PDF文件第16页浏览型号ML674000TB的Datasheet PDF文件第17页  
ML674000  
Oki Semiconductor  
Primary/  
Pin Name  
I/O  
Description  
Logic  
Secondary  
External bus  
Address bus to external RAM, external ROM, external I/O banks, and  
external DRAM. After a reset, these pins are configured for their primary  
function (PIOA[14:10]).  
XA[23:19]  
O
Secondary  
Positive  
Address bus to external RAM, external ROM, external I/O banks, and  
external DRAM  
XA[18:0]  
XD[15:0]  
O
Positive  
Positive  
Data bus to external RAM, external ROM, external I/O banks, and external  
DRAM  
I/O  
External bus control signals  
XROMCS_N  
XRAMCS_N  
XIOCS_N[0]  
XIOCS_N[1]  
XOE_N  
O
O
O
O
O
O
O
O
O
ROM bank chip select  
SRAM bank chip select  
I/O bank 0 chip select  
I/O bank 1 chip select  
Output enable/read enable  
Write enable  
Negative  
Negative  
Negative  
Negative  
Negative  
Negative  
Negative  
Negative  
Negative  
XWE_N  
XBS_N[1:0]  
XBWE_N[0]  
XBWE_N[1]  
Byte select: XBS_N[1] for MSB; XBS_N[0] for LSB  
LSB write enable  
MSB write enable  
Data transfer direction for external bus, used when connecting to Motorola  
I/O devices. This represents the secondary function of pin PIOA[15],  
produced by setting bit 7 in the port control (GPCTL) register to "1."  
XWR  
O
I
Secondary  
Secondary  
External I/O bank 0 WAIT signal.  
XWAIT  
Positive  
This input permits access to devices slower than register settings.  
External bus control signals (DRAM)  
XRAS_N  
XCAS_N  
XSDCLK  
XSDCKE  
XSDCS_N  
O
O
O
O
O
Row address strobe. Used for both EDO DRAM and SDRAM.  
Column address strobe signal (SDRAM)  
SDRAM clock (same frequency as internal system clock)  
Clock enable (SDRAM)  
Secondary Negative  
Secondary Negative  
Secondary  
Secondary  
Chip select (SDRAM)  
Secondary Negative  
XDQM[1]/  
Connected to SDRAM: DQM (MSB)  
Positive/  
Secondary  
O
O
XCAS_N[1]  
Connected to EDO DRAM: column address strobe signal (MSB)  
Negative  
XDQM[0]/  
Connected to SDRAM: DQM (LSB)  
Positive/  
Secondary  
XCAS_N[0]  
Connected to EDO DRAM: column address strobe signal (LSB)  
Negative  
11/22  
 复制成功!