欢迎访问ic37.com |
会员登录 免费注册
发布采购

LPC54018JBD208 参数 Datasheet PDF下载

LPC54018JBD208图片预览
型号: LPC54018JBD208
PDF下载: 下载PDF文件 查看货源
内容描述: [32-bit ARM Cortex-M4 microcontroller]
分类和应用:
文件页数/大小: 168 页 / 3551 K
品牌: NXP [ NXP ]
 浏览型号LPC54018JBD208的Datasheet PDF文件第71页浏览型号LPC54018JBD208的Datasheet PDF文件第72页浏览型号LPC54018JBD208的Datasheet PDF文件第73页浏览型号LPC54018JBD208的Datasheet PDF文件第74页浏览型号LPC54018JBD208的Datasheet PDF文件第76页浏览型号LPC54018JBD208的Datasheet PDF文件第77页浏览型号LPC54018JBD208的Datasheet PDF文件第78页浏览型号LPC54018JBD208的Datasheet PDF文件第79页  
LPC540xx  
NXP Semiconductors  
32-bit ARM Cortex-M4 microcontroller  
signals, and are configured together for either transmit or receive operation, using the  
same mode, same data configuration and frame configuration. All such channel pairs can  
participate in a time division multiplexing (TDM) arrangement. For cases requiring an  
MCLK input and/or output, this is handled outside of the I2S block in the system level  
clocking scheme.  
Features  
A Flexcomm Interface may implement one or more I2S channel pairs, the first of which  
could be a master or a slave, and the rest of which would be slaves. All channel pairs  
are configured together for either transmit or receive and other shared attributes. The  
number of channel pairs is defined for each Flexcomm Interface, and may be from 0  
to 4.  
Configurable data size for all channels within one Flexcomm Interface, from 4 bits to  
32 bits. Each channel pair can also be configured independently to act as a single  
channel (mono as opposed to stereo operation).  
All channel pairs within one Flexcomm Interface share a single bit clock (SCK) and  
word select/frame trigger (WS), and data line (SDA).  
Data for all I2S traffic within one Flexcomm Interface uses the Flexcomm Interface  
FIFO. The FIFO depth is 8 entries.  
Left justified and right justified data modes.  
DMA support using FIFO level triggering.  
TDM (Time Division Multiplexing) with a several stereo slots and/or mono slots is  
supported. Each channel pair can act as any data slot. Multiple channel pairs can  
participate as different slots on one TDM data line.  
The bit clock and WS can be selectively inverted.  
Sampling frequencies supported depends on the specific device configuration and  
applications constraints (for example, system clock frequency and PLL availability.)  
but generally supports standard audio data rates.  
Remark: The Flexcomm Interface function clock frequency should not be above 48 MHz.  
7.15 Digital peripheral  
7.15.1 LCD controller  
The LCD controller provides all of the necessary control signals to interface directly to  
various color and monochrome LCD panels. Both STN (single and dual panel) and TFT  
panels can be operated. The display resolution is selectable and can be up to 1024 768  
pixels. Several color modes are provided, up to a 24-bit true-color non-palettized mode.  
An on-chip 512 byte color palette allows reducing bus utilization (that is, memory size of  
the displayed data) while still supporting many colors.  
The LCD interface includes its own DMA controller to allow it to operate independently of  
the CPU and other system functions. A built-in FIFO acts as a buffer for display data,  
providing flexibility for system timing. Hardware cursor support can further reduce the  
amount of CPU time required to operate the display.  
7.15.1.1 Features  
AHB master interface to access frame buffer.  
LPC540xx  
All information provided in this document is subject to legal disclaimers.  
© NXP Semiconductors N.V. 2018. All rights reserved.  
Product data sheet  
Rev. 1.8 — 22 June 2018  
75 of 168  
 复制成功!