欢迎访问ic37.com |
会员登录 免费注册
发布采购

30070-53 参数 Datasheet PDF下载

30070-53图片预览
型号: 30070-53
PDF下载: 下载PDF文件 查看货源
内容描述: 的Geode ™ GXLV处理器系列的低功耗X86集成解决方案 [Geode⑩ GXLV Processor Series Low Power Integrated x86 Solutions]
分类和应用: 外围集成电路时钟
文件页数/大小: 247 页 / 4117 K
品牌: NSC [ National Semiconductor ]
 浏览型号30070-53的Datasheet PDF文件第144页浏览型号30070-53的Datasheet PDF文件第145页浏览型号30070-53的Datasheet PDF文件第146页浏览型号30070-53的Datasheet PDF文件第147页浏览型号30070-53的Datasheet PDF文件第149页浏览型号30070-53的Datasheet PDF文件第150页浏览型号30070-53的Datasheet PDF文件第151页浏览型号30070-53的Datasheet PDF文件第152页  
Integrated Functions (Continued)  
4.5.9 Memory Organization Registers  
accommodate different display modes. The cursor buffer  
is a linear block so addressing is straightforward. The  
frame buffer and compressed display buffer are arranged  
based upon scan lines. Each scan line has a maximum  
number of valid or active DWORDs, and a delta, which  
when added to the previous line offset, points to the next  
line. In this way, the buffers may either be stored as linear  
blocks, or as logical blocks as desired.  
The GXLV processor utilizes a graphics memory aperture  
that is up to 4 MB in size. The base address of the graph-  
ics memory aperture is stored in the DRAM controller  
Graphics Base Address register (see GBADD of  
MC_GBASE_ADD register, Table 4-15 on page 116 ). The  
graphics memory is made up of the normal uncom-  
pressed frame buffer, compressed display buffer, and cur-  
sor buffer. Each buffer begins at a programmable offset  
within the graphics memory aperture.  
The Memory Organization Registers group consists of six  
32-bit registers located at GX_BASE+8310h-8328h.  
These registers are summarized in Table 4-28 on page  
141, and Table 4-30 gives their bit formats.  
The various memory buffers are arranged so as to effi-  
ciently pack the data within the graphics memory aper-  
ture. The arrangement is programmable to efficiently  
Table 4-30. Display Controller Memory Organization Registers  
Bit  
Name  
Description  
GX_BASE+8310h-8313h  
DC_FB_ST_OFFSET Register (R/W) (Locked)  
Reserved: Set to 0.  
Default Value = xxxxxxxxh  
31:22  
21:0  
RSVD  
FB_START  
_OFFSET  
Frame Buffer Start Offset: This value represents the byte offset from the Graphics Base Address regis-  
ter (see GBADD of MC_GBASE_ADD register in Table 4-15 on page 116) of the starting location of the  
displayed frame buffer. This value may be changed to achieve panning across a virtual desktop or to  
allow multiple buffering.  
When this register is programmed to a nonzero value, the compression logic should be disabled. The  
memory address defined by bits [21:4] will take effect at the start of the next frame scan. The pixel offset  
defined by bits [3:0] will take effect immediately (in general, it should only change during vertical blank-  
ing).  
GX_BASE+8314h-8317h  
DC_CB_ST_OFFSET Register (R/W) (Locked)  
Reserved: Set to 0.  
Default Value = xxxxxxxxh  
31:22  
21:0  
RSVD  
CB_START  
_OFFSET  
Compressed Display Buffer Start Offset: This value represents the byte offset from the Graphics  
Base Address register (see GBADD of MC_GBASE_ADD register in Table 4-15 on page 116) of the  
starting location of the compressed display buffer. Bits [3:0] must be programmed to zero so that the  
start offset is aligned to a 16-byte boundary. This value should change only when a new display mode is  
set due to a change in size of the frame buffer.  
GX_BASE+8318h-831Bh  
DC_CUR_ST_OFFSET Register (R/W) (Locked)  
Reserved: Set to 0.  
CUR_START Cursor Start Offset: This register contains the byte offset from the Graphics Base Address register (see  
Default Value = xxxxxxxxh  
31:22  
21:0  
RSVD  
_OFFSET  
GBADD of MC_GBASE_ADD register in Table 4-15 on page 116) of the starting location of the cursor  
display pattern. Bits [1:0] should always be programmed to zero so that the start offset is DWORD  
aligned. The cursor data will be stored as a linear block of data.  
GX_BASE+831Ch-831Fh  
GX_BASE+8320h-8323h  
Reserved  
Default Value = 00000000h  
Default Value = xxxxxxxxh  
DC_VID_ST_OFFSET Register (R/W) (Locked)  
31:22  
21:0  
RSVD  
Reserved: Set to 0.  
VID_START  
_OFFSET  
Video Buffer Start Offset Value: This register contains the byte offset from the Graphics Base Address  
register (see GBADD of MC_GBASE_ADD register in Table 4-15 on page 116) of the starting location of  
the Video Buffer Start. Bits [3:0] must be programmed as zero so that the start offset is aligned to a 16  
byte boundary.  
GX_BASE+8324h-8327h  
DC_LINE_DELTA Register (R/W) (Locked)  
Reserved: Set to 0.  
Default Value = xxxxxxxxh  
31:22  
21:12  
RSVD  
CB_LINE_  
DELTA  
Compressed Display Buffer Line Delta: This value represents number of DWORDs that, when added  
to the starting offset of the previous line, will point to the start of the next compressed line in memory. It  
is used to always maintain a pointer to the starting offset for the compressed display buffer line being  
loaded into the display FIFO.  
11:10  
RSVD  
Reserved: Set to 0.  
www.national.com  
148  
Revision 1.1  
 复制成功!