欢迎访问ic37.com |
会员登录 免费注册
发布采购

MU9C1485A-50TCC 参数 Datasheet PDF下载

MU9C1485A-50TCC图片预览
型号: MU9C1485A-50TCC
PDF下载: 下载PDF文件 查看货源
内容描述: WidePort LANCAM㈢家庭 [WidePort LANCAM㈢ Family]
分类和应用: 局域网
文件页数/大小: 28 页 / 161 K
品牌: MUSIC [ MUSIC SEMICONDUCTORS ]
 浏览型号MU9C1485A-50TCC的Datasheet PDF文件第2页浏览型号MU9C1485A-50TCC的Datasheet PDF文件第3页浏览型号MU9C1485A-50TCC的Datasheet PDF文件第4页浏览型号MU9C1485A-50TCC的Datasheet PDF文件第5页浏览型号MU9C1485A-50TCC的Datasheet PDF文件第7页浏览型号MU9C1485A-50TCC的Datasheet PDF文件第8页浏览型号MU9C1485A-50TCC的Datasheet PDF文件第9页浏览型号MU9C1485A-50TCC的Datasheet PDF文件第10页  
WidePort LANCAM® Family  
FUNCTIONAL DESCRIPTION Continued  
address of the Highest-Priority Matching location in that  
device, concatenated with its page address, along with  
flags indicating internal match, multiple match, and full.  
When the Status register is read with a Command Read  
cycle, the device with the Highest-priority match will  
respond, outputting the System Match address to the DQ  
bus. The internal Match (/MA) and Multiple match (/MM)  
flags are also output on pins. Another set of flags (/MF  
and /FF) that are qualified by the match and full flags of  
previous devices in the system are also available directly  
on output pins, and are independently daisy-chained to  
provide System Match and Full flags in vertically cascaded  
LANCAM arrays. In such arrays, if no match occurs during  
a comparison, read access to the memory and all the  
registers except the Next Free register is denied to prevent  
device contention. In a daisy chain, all devices will respond  
to Command and Data Write cycles, depending on the  
conditions shown in Tables 6a and 6b, unless the operation  
involves the Highest-Priority Match address or the Next  
Free address; in which case, only the specific device  
having the Highest-Priority match or the Next Free  
address will respond.  
A Page Address register in each device simplifies vertical  
expansion in systems using more than one LANCAM. This  
register is loaded with a specific device address during  
system initialization, which then serves as the higher-order  
address bits. A Device Select register allows the user to  
target a specific device within a vertically cascaded system  
by setting it equal to the Page Address Register value, or  
to address all the devices in a string at the same time by  
setting the Device Select value to FFFFH.  
Figure 1a shows expansion using a daisy chain. Note that  
system flags are generated without the need for external  
logic. The Page Address register allows each device in the  
vertically cascaded chain to supply its own address in the  
event of a match, eliminating the need for an external priority  
encoder to calculate the complete Match address at the  
expense of the ripple-through time to resolve the highest-  
priority match. The Full flag daisy-chaining allows  
Associative writes using a Move to Next Free Address  
instruction which does not need a supplied address.  
Figure 1b shows an external PLD implementation of a simple  
priority encoder that eliminates the daisy chain ripple-  
through delays for systems requiring maximum performance  
from many CAMS.  
Vcc  
Vcc  
32  
D Q 31-0  
/E  
D Q 31-0  
/E  
/MI  
/FI  
/MI  
PLD  
W id e p o r t  
L AN C AM  
/W  
/W  
Wide Port  
/FF  
LANCAM  
/MA  
/C M  
/EC  
/C M  
/EC  
/MF  
D Q 31-0  
/E  
/MI  
/FI  
/MI  
W id e p o r t  
L AN C AM  
Wide Port  
LANCAM  
/MA  
/W  
/FF  
/C M  
/EC  
/MF  
/MI  
Wide Port  
LANCAM  
/MA  
D Q 31-0  
/E  
/MI  
/FI  
/MI  
Wide Port  
W id e p o r t  
L AN C AM  
/W  
SYSTEM F U L L  
LANCAM  
/MA  
/FF  
/C M  
/EC  
SY STEM  
SYSTE M MATC H  
/MF  
M ATCH  
Figure 1a: Vertical Cascading  
Figure 1b: External Prioritizing  
Rev. 2  
6
 复制成功!