欢迎访问ic37.com |
会员登录 免费注册
发布采购

XC68HC912D60FU8 参数 Datasheet PDF下载

XC68HC912D60FU8图片预览
型号: XC68HC912D60FU8
PDF下载: 下载PDF文件 查看货源
内容描述: 超前信息 - 冯4.0 [Advance Information - Rev 4.0]
分类和应用: 微控制器和处理器外围集成电路时钟
文件页数/大小: 432 页 / 2948 K
品牌: MOTOROLA [ MOTOROLA ]
 浏览型号XC68HC912D60FU8的Datasheet PDF文件第172页浏览型号XC68HC912D60FU8的Datasheet PDF文件第173页浏览型号XC68HC912D60FU8的Datasheet PDF文件第174页浏览型号XC68HC912D60FU8的Datasheet PDF文件第175页浏览型号XC68HC912D60FU8的Datasheet PDF文件第177页浏览型号XC68HC912D60FU8的Datasheet PDF文件第178页浏览型号XC68HC912D60FU8的Datasheet PDF文件第179页浏览型号XC68HC912D60FU8的Datasheet PDF文件第180页  
Freescale Semiconductor, Inc.  
Clock Functions  
Bit 7  
6
5
4
3
DISR  
0
2
CR2  
1
1
CR1  
1
Bit 0  
CR0  
1
CME  
FCME  
FCMCOP  
WCOP  
RESET:  
RESET:  
0/1  
0/1  
0
0
0
0
0
0
Normal  
Special  
1
1
1
1
COPCTL — COP Control Register  
$0016  
CME — Clock Monitor Enable  
Read and write anytime.  
If FCME is set, this bit has no meaning nor effect.  
0 = Clock monitor is disabled. Slow clocks and stop instruction may  
be used.  
1 = Slow or stopped clocks (including the stop instruction) will  
cause a clock reset sequence or limp-home mode. See Limp-  
Home and Fast STOP Recovery modes.  
On reset  
CME is 1 if VDDPLL is high  
CME is 0 if VDDPLL is low.  
NOTE: The VDDPLL-dependent reset operation is not implemented on first  
pass products.  
In this case the state of CME on reset is 0.  
FCME — Force Clock Monitor Enable  
Write once in normal modes, anytime in special modes. Read  
anytime.  
In normal modes, when this bit is set, the clock monitor function  
cannot be disabled until a reset occurs.  
0 = Clock monitor follows the state of the CME bit.  
1 = Slow or stopped clocks will cause a clock reset sequence or  
limp-home mode.  
See Limp-Home and Fast STOP Recovery modes.  
Advance Information  
176  
68HC(9)12D60 — Rev 4.0  
MOTOROLA  
Clock Functions  
For More Information On This Product,  
Go to: www.freescale.com  
 复制成功!