欢迎访问ic37.com |
会员登录 免费注册
发布采购

XC68HC912D60FU8 参数 Datasheet PDF下载

XC68HC912D60FU8图片预览
型号: XC68HC912D60FU8
PDF下载: 下载PDF文件 查看货源
内容描述: 超前信息 - 冯4.0 [Advance Information - Rev 4.0]
分类和应用: 微控制器和处理器外围集成电路时钟
文件页数/大小: 432 页 / 2948 K
品牌: MOTOROLA [ MOTOROLA ]
 浏览型号XC68HC912D60FU8的Datasheet PDF文件第144页浏览型号XC68HC912D60FU8的Datasheet PDF文件第145页浏览型号XC68HC912D60FU8的Datasheet PDF文件第146页浏览型号XC68HC912D60FU8的Datasheet PDF文件第147页浏览型号XC68HC912D60FU8的Datasheet PDF文件第149页浏览型号XC68HC912D60FU8的Datasheet PDF文件第150页浏览型号XC68HC912D60FU8的Datasheet PDF文件第151页浏览型号XC68HC912D60FU8的Datasheet PDF文件第152页  
Freescale Semiconductor, Inc.  
Clock Functions  
for the base clock. See Clock Divider Chains. If the VCO is selected as  
the source for the base clock and the LOCK bit is clear, the PLL has  
suffered a severe noise hit and the software must take appropriate  
action, depending on the application.  
The following conditions apply when the PLL is in automatic bandwidth  
control mode:  
• The ACQ bit is a read-only indicator of the mode of the filter.  
• The ACQ bit is set when the VCO frequency is within a certain  
tolerance, , and is cleared when the VCO frequency is out of a  
trk  
certain tolerance, . See 19 Electrical Characteristics.  
unt  
The LOCK bit is a read-only indicator of the locked state of the PLL.  
• The LOCK bit is set when the VCO frequency is within a certain  
tolerance, , and is cleared when the VCO frequency is out of  
Lock  
a certain tolerance, . See 19 Electrical Characteristics.  
unl  
• CPU interrupts can occur if enabled (LOCKIE = 1) when the lock  
condition changes, toggling the LOCK bit.  
The PLL also can operate in manual mode (AUTO = 0). All LOCK  
features described above are active in this mode, only the bandwidth  
control is disabled. Manual mode is used mainly for systems operating  
under harsh conditions (e.g.uncoated PCBs in automotive  
environments). When this is the case, the PLL is likely to remain in  
acquisition mode. The following conditions apply when in manual mode:  
• ACQ is a writable control bit that controls the mode of the filter.  
Before turning on the PLL in manual mode, the ACQ bit must be  
clear.  
• In case tracking is desired (ACQ = 1), the software must wait a  
given time, tacq, after turning on the PLL by setting PLLON in the  
PLL control register. This is to avoid switching to tracking mode  
too early while the XFC voltage level is still too far away from its  
quiescent value corresponding to the target frequency. This  
operation would be very detrimental to the stabilization time.  
Advance Information  
148  
68HC(9)12D60 — Rev 4.0  
Clock Functions  
MOTOROLA  
For More Information On This Product,  
Go to: www.freescale.com  
 复制成功!