欢迎访问ic37.com |
会员登录 免费注册
发布采购

V58C265804S 参数 Datasheet PDF下载

V58C265804S图片预览
型号: V58C265804S
PDF下载: 下载PDF文件 查看货源
内容描述: 高性能2.5伏8M ×8 DDR SDRAM 4组X的2Mbit ×8 [HIGH PERFORMANCE 2.5 VOLT 8M X 8 DDR SDRAM 4 BANKS X 2Mbit X 8]
分类和应用: 动态存储器双倍数据速率
文件页数/大小: 44 页 / 458 K
品牌: MOSEL [ MOSEL VITELIC, CORP ]
 浏览型号V58C265804S的Datasheet PDF文件第2页浏览型号V58C265804S的Datasheet PDF文件第3页浏览型号V58C265804S的Datasheet PDF文件第4页浏览型号V58C265804S的Datasheet PDF文件第5页浏览型号V58C265804S的Datasheet PDF文件第7页浏览型号V58C265804S的Datasheet PDF文件第8页浏览型号V58C265804S的Datasheet PDF文件第9页浏览型号V58C265804S的Datasheet PDF文件第10页  
MOSEL VITELIC
Mode Register Set (MRS)
V58C265804S
The mode register stores the data for controlling the various operating modes of DDR SDRAM. It programs
CAS latency, addressing mode, burst length, test mode, DLL reset and various vendor specific options to
make DDR SDRAM useful for a variety of different applications. The default value of the mode register is not
defined, therefore the mode register must be written after EMRS setting for proper DDR SDRAM operation.
The mode register is written by asserting low on CS, RAS, CAS, WE and BA
0
(The DDR SDRAM should be
in all bank precharge with CKE already high prior to writing into the mode register). The state of address pins
A
0
~ A
11
in the same cycle as CS, RAS, CAS, WE and BA0 low is written in the mode register. Two clock
cycles are required to meet t
MRD
spec. The mode register contents can be changed using the same com-
mand and clock cycle requirements during operation as long as all banks are in the idle state. The mode reg-
ister is divided into various fields depending on functionality. The burst length uses A
0
~ A
2
, addressing mode
uses A
3
, CAS latency (read latency from column address) uses A
4
~ A
6
. A
7
is a Mosel Vitelic specific test
mode during production test. A
8
is used for DLL reset. A
7
must be set to low for normal MRS operation. Refer
to the table for specific codes for various burst length, addressing modes and CAS latencies.
1. MRS can be issued only at all banks precharge state.
2. Minimum tRP is required to issue MRS command.
BA
1
BA
0
A
11
A
10
A
9
A
8
A
7
A
6
A
5
A
4
A
3
A
2
A
1
A
0
Address Bus
0
0
MRS
MRS
RFU
DLL
RFU : Must be set "0"
TM
CAS Latency
BT
I/O
DLL
Extended Mode Register
Mode Register
Burst Length
A
8
0
1
BA
0
0
1
A
n
~ A
0
DLL Reset
No
Yes
A
7
0
1
mode
Normal
Test
A
4
0
1
0
1
0
1
0
1
Latency
Reserve
Reserve
2
3
Reserve
Reserve
2.5
Reserve
A
3
0
1
Burst Type
Sequential
Interleave
Burst Length
A
2
0
0
0
0
1
1
1
1
A
1
0
0
1
1
0
0
1
1
A
0
0
1
0
1
0
1
0
1
A
1
0
1
I/O Strength
Full
Half
Latency
A
0
0
1
DLL Enable
Enable
Disable
CAS Latency
A
6
A
5
0
0
0
0
1
* RFU(Reserved for future use)
should stay "0" during MRS
cycle.
1
1
1
0
0
1
1
0
0
1
1
(Existing)MRS Cycle
Extended Funtions(EMRS)
Sequential
Reserve
2
4
8
Reserve
Reserve
Reserve
Reserve
Interleave
Reserve
2
4
8
Reserve
Reserve
Reserve
Reserve
Mode Register Set
0
CK, CK
Command
t
CK
1
2
3
*1
Mode
Register Set
4
5
6
7
8
Precharge
All Banks
Any
Command
t
RP
*2
t
MRD
V58C265804S Rev. 1.3 January 2000
6