欢迎访问ic37.com |
会员登录 免费注册
发布采购

V437464S24VXTG-75PC 参数 Datasheet PDF下载

V437464S24VXTG-75PC图片预览
型号: V437464S24VXTG-75PC
PDF下载: 下载PDF文件 查看货源
内容描述: 3.3伏64M X 72高性能非缓冲ECC SDRAM模块 [3.3 VOLT 64M x 72 HIGH PERFORMANCE UNBUFFERED ECC SDRAM MODULE]
分类和应用: 内存集成电路动态存储器双倍数据速率可编程只读存储器
文件页数/大小: 12 页 / 296 K
品牌: MOSEL [ MOSEL VITELIC, CORP ]
 浏览型号V437464S24VXTG-75PC的Datasheet PDF文件第1页浏览型号V437464S24VXTG-75PC的Datasheet PDF文件第2页浏览型号V437464S24VXTG-75PC的Datasheet PDF文件第3页浏览型号V437464S24VXTG-75PC的Datasheet PDF文件第5页浏览型号V437464S24VXTG-75PC的Datasheet PDF文件第6页浏览型号V437464S24VXTG-75PC的Datasheet PDF文件第7页浏览型号V437464S24VXTG-75PC的Datasheet PDF文件第8页浏览型号V437464S24VXTG-75PC的Datasheet PDF文件第9页  
V437464S24V  
Serial Presence Detect Information  
2
A serial presence detect storage device –  
written into the E PROM device during module pro-  
2
2
E PROM – is assembled onto the module. Informa-  
duction using a serial presence detect protocol (I C  
tion about the module configuration, speed, etc. is  
synchronous 2-wire bus)  
SPD-Table :  
Hex Value  
Byte Num-  
ber  
Function Described  
Number of SPD bytes  
SPD Entry Value  
-75PC  
80  
-75  
80  
-10PC  
80  
0
128  
256  
1
Total bytes in Serial PD  
Memory Type  
08  
08  
08  
2
SDRAM  
13  
04  
04  
04  
3
Number of Row Addresses (without BS bits)  
0D  
0D  
0A  
0D  
4
Number of Column Addresses (for x8  
SDRAM)  
10  
0A  
0A  
5
6
Number of DIMM Banks  
2
72  
02  
48  
00  
01  
75  
54  
02  
82  
08  
08  
01  
02  
48  
00  
01  
A0  
60  
02  
82  
08  
08  
01  
02  
48  
00  
01  
A0  
60  
02  
82  
08  
08  
01  
Module Data Width  
7
Module Data Width (continued)  
Module Interface Levels  
0
8
LVTTL  
9
SDRAM Cycle Time at CL=3  
SDRAM Access Time from Clock at CL=3  
Dimm Config (Error Det/Corr.)  
Refresh Rate/Type  
7.5 ns/10.0 ns  
5.4 ns/6.0 ns  
ECC  
10  
11  
12  
13  
14  
15  
Self-Refresh, 7.8µs  
x8  
SDRAM width, Primary  
Error Checking SDRAM Data Width  
n/a / x8  
Minimum Clock Delay from Back to Back  
Random Column Address  
tccd = 1 CLK  
16  
17  
18  
19  
20  
21  
22  
23  
Burst Length Supported  
Number of SDRAM Banks  
Supported CAS Latencies  
CS Latencies  
1, 2, 4, 8  
4
0F  
04  
06  
01  
01  
00  
0E  
75  
0F  
04  
06  
01  
01  
00  
0E  
A0  
0F  
04  
06  
01  
01  
00  
0E  
A0  
CL = 3, 2  
CS Latency = 0  
WL = 0  
WE Latencies  
SDRAM DIMM Module Attributes  
SDRAM Device Attributes: General  
Non Buffered/Non Reg.  
Vcc tol ± 10%  
7.5 ns/10.0 ns  
Minimum Clock Cycle Time at CAS Latency  
= 2  
24  
Maximum Data Access Time from Clock for  
CL = 2  
5.4 ns/6.0 ns  
54  
60  
60  
25  
26  
Minimum Clock Cycle Time at CL = 1  
Not Supported  
Not Supported  
00  
00  
00  
00  
00  
00  
Maximum Data Access Time from Clock at  
CL = 1  
27  
Minimum Row Precharge Time  
15 ns /20 ns  
0F  
14  
14  
V437464S24V Rev. 1.0 January 2002  
4
 复制成功!