欢迎访问ic37.com |
会员登录 免费注册
发布采购

PUMA2SV16000AMB-025 参数 Datasheet PDF下载

PUMA2SV16000AMB-025图片预览
型号: PUMA2SV16000AMB-025
PDF下载: 下载PDF文件 查看货源
内容描述: [SRAM Module, 512KX32, 25ns, CMOS, CPGA66, CERAMIC, PGA-66]
分类和应用: 静态存储器内存集成电路
文件页数/大小: 10 页 / 283 K
品牌: MOSAIC [ MOSAIC ]
 浏览型号PUMA2SV16000AMB-025的Datasheet PDF文件第2页浏览型号PUMA2SV16000AMB-025的Datasheet PDF文件第3页浏览型号PUMA2SV16000AMB-025的Datasheet PDF文件第4页浏览型号PUMA2SV16000AMB-025的Datasheet PDF文件第5页浏览型号PUMA2SV16000AMB-025的Datasheet PDF文件第7页浏览型号PUMA2SV16000AMB-025的Datasheet PDF文件第8页浏览型号PUMA2SV16000AMB-025的Datasheet PDF文件第9页浏览型号PUMA2SV16000AMB-025的Datasheet PDF文件第10页  
PUMA 2/77SV16000 - 020/025/35
Issue 1.0 : January 2000
Write Cycle No.2 Timing Waveform
(5)
t
WC
A0~A18
t
CW
CS1~4
(6)
(4)
t
AW
t
WP(1)
WE1~4
t
WR(2)
t
AS(3)
t
WHZ(3,9)
t
OW
High-Z
t
DW
t
OH
(8)
(7)
D0~31out
t
DH
D0~31in
High-Z
AC Characteristics Notes
(1) A write occurs during the overlap (t
WP
) of a low CS and a low WE.
(2) t
WR
is measured from the earlier of CS or WE going high to the end of write cycle.
(3) During this period, I/O pins are in the output state. Input signals out of phase must not be applied.
(4) If the CS low transition occurs simultaneously with the WE low transition or after the WE low transition, outputs remain
in a high impedance state.
(5) OE is continuously low. (OE=V
IL
)
(6) D
OUT
is in the same phase as written data of this write cycle.
(7) D
OUT
is the read data of next address.
(8) If CS is low during this period, I/O pins are in the output state. Input signals out of phase must not be applied.
(9) t
WHZ
and t
OHZ
are defined as the time at which the outputs achieve the open circuit conditions and are not referenced to
output voltage levels. These parameters are sampled and not 100% tested.
Low V
CC
Data Retention Timing Waveform
Vcc
4.5V
DATA RETENTION MODE
4.5V
t
CDR
2.2V
t
R
2.2V
V
DR
CS1~4
0V
CS1~4 Vcc-0.2V
6