欢迎访问ic37.com |
会员登录 免费注册
发布采购

MT9080AP 参数 Datasheet PDF下载

MT9080AP图片预览
型号: MT9080AP
PDF下载: 下载PDF文件 查看货源
内容描述: CMOS SMX - 交换矩阵模块 [CMOS SMX - Switch Matrix Module]
分类和应用:
文件页数/大小: 24 页 / 308 K
品牌: MITEL [ MITEL NETWORKS CORPORATION ]
 浏览型号MT9080AP的Datasheet PDF文件第9页浏览型号MT9080AP的Datasheet PDF文件第10页浏览型号MT9080AP的Datasheet PDF文件第11页浏览型号MT9080AP的Datasheet PDF文件第12页浏览型号MT9080AP的Datasheet PDF文件第14页浏览型号MT9080AP的Datasheet PDF文件第15页浏览型号MT9080AP的Datasheet PDF文件第16页浏览型号MT9080AP的Datasheet PDF文件第17页  
CMOS
Switching any input channel to an output channel
timeslot is possible by merely writing the address of
the input channel in the Connection Memory location
corresponding to the output channel timeslot. For
example, to switch channel 1 to output channel 5
and enable output drivers during channel 5, the
Connection Memory location corresponding to
channel 5 should be loaded with Hex 2001. This
word will be clocked out of the Connection Memory
during timeslot 4 and will cause the Data Memory to
clock out contents of the memory corresponding to
channel 1 during the channel 5 timeslot. The 16 bit
word clocked out by the Connection Memory will also
enable Data Memory output drivers, and, external
drivers.
2048 Channel Switch Matrix
MT9080
A 2048 channel, double buffered timeslot
interchange switch can be constructed with three
SMXs as shown in Figure 18. SMX#1 and SMX#2
are used to store data and switch it in time, while the
third SMX functions as a Connection Memory.
SMX#1 and 2 are operated in the Counter Mode and
External Mode alternatively in consecutive frames.
In any specific frame, one of the two is in Counter
mode while the other is in External mode. The
functions are reversed in the successive frame. The
SMX in counter mode is programmed to write data
CNT/EXT
SMX #1
16
D0-D15i
C16
CK
FP
D0-D15o
Mx
My
16
+5
16
CNT/EXT
SMX #2
16
D0-D15i
C16
CK
FP
D0-D15o
Mx
My
+5
Data
Output
DATA
MEMORY
DATA
MEMORY
Timing
Generator
CS
Mz
DS
R/W
ODE ME A0-A10
CS
Mz
DS
R/W
ODE ME A0-A10
DFP
CFP
11
U2
11
C16
16.384 MHz
U1
D11
FP
D0o-D10o
CM-2
SMX #3
ODE
CONNECTION
Mz
MEMORY
My
Mx
CD
D0-D15
A0-A15
+5
C16
CK
DTA
R/W
CS
DS
MPU Interface
Notes:
1) U1 and U2 are required if the data output bus is to be enabled/disabled via the microprocessor interface.
2) All inputs not shown should be connected to Ground (V
SS
).
Figure 18 - 2048 Channel Timeslot Interchange Circuit
2-113