欢迎访问ic37.com |
会员登录 免费注册
发布采购

MT90732 参数 Datasheet PDF下载

MT90732图片预览
型号: MT90732
PDF下载: 下载PDF文件 查看货源
内容描述: CMOS E2 / E3成帧器( E2 / E3F ) [CMOS E2/E3 Framer (E2/E3F)]
分类和应用:
文件页数/大小: 8 页 / 65 K
品牌: MITEL [ MITEL NETWORKS CORPORATION ]
 浏览型号MT90732的Datasheet PDF文件第1页浏览型号MT90732的Datasheet PDF文件第2页浏览型号MT90732的Datasheet PDF文件第3页浏览型号MT90732的Datasheet PDF文件第4页浏览型号MT90732的Datasheet PDF文件第5页浏览型号MT90732的Datasheet PDF文件第7页浏览型号MT90732的Datasheet PDF文件第8页  
MT90732
CMOS
Control Interface
Pin #
30
Name
RESET
I/O/P
I
Description
Advance Information
Reset.
A positive pulse applied to this pin resets the internal counters, logic
circuits, and the performance counters and control bits in the memory map to
zero. The reset pulse is applied after the power becomes stable.
Disable AIS.
A low disables the automatic insertion of AIS into the terminal
side receive nibble/serial bit stream.
Transmit Line Clock Invert.
A low inverts the output clock TCK/TCKL when
operating in the dual rail mode.
Coding Violation.
A positive pulse, one clock cycle wide, is generated when
an
illegal
coding violation is detected.
Receive Alarm Indication Signal.
An active low alarm occurs within one milli-
second after the E2/E3F detects an all ones condition, including in the pres-
ence of a 10
-3
error rate. An incoming signal with a framing pattern and all
ones in the data field is not mistaken as an AIS.
Receive Loss of Clock.
An active low alarm occurs when there are no transi-
tions in the received clock (RCK/RCKL). Recovery occurs on the first clock
transition.
Receive Loss of Frame.
An active low alarm occurs when a valid frame can-
not be detected accordingly to G.7XX recommendations.
Framing Error.
An active high alarm occurs when one or more framing bits
are in error.
Transmit Loss of Clock.
An active low alarm occurs when there are no transi-
tions in the transmit clock (TCK). Recovery occurs on the first clock transition.
BIP-4E.
A positive pulse occurs when the comparison between the received
BIP-4 value and the calculated value does not match in a column.
49
50
5
6
DAIS
TLCINV
CV
RAIS
I
I
O
O
7
RLOC
O
8
12
25
60
RLOF
O
O
O
O
FE
TLOC
BIP-4E
Note: I = Input, O = Output, P = Power
Functional Description
The block diagram for the E2/E3F is shown in Figure
1. The E2/E3F receives NRZ data signal (RDL) and
clock signal (RCKL), or a positive (RP) and negative
(RN) rail signal and clock signal (RCK), from a line
interface circuit. The selection of the line interface,
dual rail or NRZ, is controlled by the external lead
labeled NRZ LINE. Indications of HDB3 coding viola-
tion errors are provided on an external signal lead
(CV) as pulses. Coding violation errors are also
counted in an 8-bit saturating counter accessed by the
microprocessor through the memory map.
The selection of the framing format (G.742, G.745,
G.751 or G.753) is done by external control leads (M1
and M0), or by the microprocessor. The Framer Block
performs frame alignment and alarm detection includ-
ing Loss of Frame (RLOF), Loss of Clock (RLOC), AIS
detection (RAIS) and BIP-4 detection (BIP-4E). A
framing error (FE) output is also provided to indicate
when any of the framing bits in the G. 7XX frame are in
error. The disable AIS (DAIS) control lead permits the
E2/E3F to provide receive data on the terminal side
5-20
regardless of frame alignment. The external alarm
indications (latched and unlatched states) are provided
in the memory map, and unlatched alarm indications
are provided at signal leads.
The E2/E3F terminal side output block provides either
a bit-serial or a nibble-parallel interface. The interface
is selected by an external control lead (SER) or by the
microprocessor. The bit-serial interface consists of the
following signals: a data output signal (RSD), a clock
output signal (RSC), a receive clock gapped output
signal (RCG), and a framing pulse (RSF). The receive
clock gapped signal (RCG) identifies framing and ser-
vice bit times. The nibble-parallel interface consists of
data output signal having a nibble format (RNIB3
through RNIB0), a clock output signal (RNC), and a
framing pulse (RNF). In the nibble mode, the framing
pattern, service bits and BIP-4 nibble are not provided
at the interface. The receive nibble clock (RNC) is
gapped during framing pattern, service bit and BIP-4
times.