欢迎访问ic37.com |
会员登录 免费注册
发布采购

MH89770S 参数 Datasheet PDF下载

MH89770S图片预览
型号: MH89770S
PDF下载: 下载PDF文件 查看货源
内容描述: T1 / ESF成帧器和接口的初步信息 [T1/ESF Framer & Interface Preliminary Information]
分类和应用:
文件页数/大小: 36 页 / 839 K
品牌: MITEL [ MITEL NETWORKS CORPORATION ]
 浏览型号MH89770S的Datasheet PDF文件第6页浏览型号MH89770S的Datasheet PDF文件第7页浏览型号MH89770S的Datasheet PDF文件第8页浏览型号MH89770S的Datasheet PDF文件第9页浏览型号MH89770S的Datasheet PDF文件第11页浏览型号MH89770S的Datasheet PDF文件第12页浏览型号MH89770S的Datasheet PDF文件第13页浏览型号MH89770S的Datasheet PDF文件第14页  
MH89770
Bit
7
6
5
Name
YLALR
MIMIC
ERR
Description
Preliminary Information
.
Yellow Alarm Indication.
This bit is set when the chip is receiving a 0 in bit position 2
of every DS0 channel.
This bit is set if the frame search algorithm found more than one possible frame
candidate when it went into frame synchronization.
Terminal Framing Bit Error.
The state of this bit changes every time the chip detects
4 errors in the F
T
or FPS bit pattern. The bit will not change state more than once every
96ms.
ESF Yellow Alarm.
This bit is set when the device has observed a sequence of eight
one’s and eight 0’s in the FDL bit positions.
Multiframe Synchronization.
This bit is cleared when D3/D4 multiframe
synchronization has been achieved. Applicable only in D3/D4 and SLC-96 modes of
operation.
Bipolar Violation Count.
The state of this bit changes every time the device counts
256 bipolar violations.
Slip Indication.
This bit changes state every time the elastic buffer in the device
performs a controlled slip.
Synchronization.
This bit is set when the device has not achieved synchronization.
The bit is clear when the device has synchronized to the received DS1 data stream.
Table 8. Master Status Word 1 (Channel 15, CSTo)
Description
Blue Alarm.
This bit is set if the receiver has detected two frames of 1’s and an out of
frame condition. It is reset by any 250 microsecond interval that contains a zero.
Frame Count.
This is the ninth and most significant bit of the “Phase Status Word”
(see Table 10). If the phase status word is incrementing, this bit will toggle when the
phase reading exceeds channel 31, bit 7. If the phase word is decrementing, then this
bit will toggle when the reading goes below channel 0, bit 0.
External Status.
This bit reflects the state of the external status pin (XSt). The state of
the XSt pin is sampled once per frame.
Bipolar Violation Count.
These two bits change state every 128 and every 64 bipolar
violations, respectively.
CRC Error Count.
These three bits count received CRC errors. The counter will reset
to zero when it reaches terminal count. Valid only in ESF mode.
Table 9. Master Status Word 2 (Channel 31, CSTo)
Description
Channel Count.
These five bits indicate the ST-BUS channel count between the
ST-BUS frame pulse and the rising edge of E8Ko.
Bit Count.
These three bits provide one bit resolution within the channel count
described above.
Table 10. Phase Status Word (Channel 3, CSTo)
Operating Status Information
Status Information regarding the operation of the
device is output serially via the Control ST-BUS
output (CSTo). The CSTo serial stream contains
Master Status Words 1 and 2, 24 Per Channel Status
Words, and a Phase Status Word. The Master Status
Words contain all of the information needed to
determine the state of the interface and how well it is
operating. The information provided includes frame
and super frame synchronization, slip, bipolar
4
3
ESFYLW
MFSYNC
2
1
0
BPV
SLIP
SYN
Bit
7
6
Name
BlAlm
FrCnt
5
4-3
2-0
XSt
BPVCnt
CRCCNT
Bit
7-3
2-0
Name
ChannelCnt
BitCnt
information in every 6th DS1 frame this information
must be input every ST-BUS frame.
Robbed bit signalling can be disabled for all
channels on the DS1 link by bit 1 of Master Control
Word 1. It can also be disabled on a per channel
basis by bit 0 in the Per Channel Control Word 1.
4-134