256Mb and 512Mb (256Mb/256Mb), P30-65nm
AC Read Specifications
Figure 35: Synchronous Burst Mode 4-Word Read
tAVCH
Latency count
tAVQV
tVLCH tCHAX
CLK
tAVVH
A
A
tVHAX
tVHVL
tELVH
ADV#
tELCH
tEHQZ
tELQV
CE#
OE#
tGHQZ
tGLTV
tCHTV
tCHQV
tGHTZ
WAIT
DQ
tCHQV
tCHQX
tGLQV
tGLQX
tOH
Q0
Q1
Q2
Q3
1. WAIT is driven per OE# assertion during synchronous array or nonarray read. WAIT as-
serted during initial latency and deasserted during valid data (RCR10 = 0, WAIT asserted
LOW).
Note:
PDF: 09005aef84566799
p30_65nm_MLC_256Mb-512mb.pdf - Rev. C 12/13 EN
Micron Technology, Inc. reserves the right to change products or specifications without notice.
90
© 2013 Micron Technology, Inc. All rights reserved.