欢迎访问ic37.com |
会员登录 免费注册
发布采购

N25Q128A11B1241F 参数 Datasheet PDF下载

N25Q128A11B1241F图片预览
型号: N25Q128A11B1241F
PDF下载: 下载PDF文件 查看货源
内容描述: 128兆位, 1.8 V ,多个I / O , 4 KB的界别分组擦除引导扇区, XIP启用,串行闪存与108 MHz的SPI总线接口 [128-Mbit, 1.8 V, multiple I/O, 4-Kbyte subsector erase on boot sectors, XiP enabled, serial flash memory with 108 MHz SPI bus interface]
分类和应用: 闪存
文件页数/大小: 185 页 / 5874 K
品牌: MICRON [ MICRON TECHNOLOGY ]
 浏览型号N25Q128A11B1241F的Datasheet PDF文件第145页浏览型号N25Q128A11B1241F的Datasheet PDF文件第146页浏览型号N25Q128A11B1241F的Datasheet PDF文件第147页浏览型号N25Q128A11B1241F的Datasheet PDF文件第148页浏览型号N25Q128A11B1241F的Datasheet PDF文件第150页浏览型号N25Q128A11B1241F的Datasheet PDF文件第151页浏览型号N25Q128A11B1241F的Datasheet PDF文件第152页浏览型号N25Q128A11B1241F的Datasheet PDF文件第153页  
N25Q128 - 1.8 V  
Instructions  
Figure 90. Read Lock Register instruction and data-out sequence QIO-SPI  
S
C
0
1
2
3
4
5
6
7
8
9 10 11 12 13 14 15  
Lock Register Out  
24-bit address  
Instruction  
4
0
4
0
4
0
4
0
20 16 12 8  
4
0
DQ0  
DQ1  
DQ2  
21 17 13 9  
22 18 14 10  
5
6
1
2
5
6
1
2
5
6
1
2
5
6
1
2
5
6
1
2
DQ3  
23 19 15 11  
7
3
7
3
7
3
7
3
7
3
Quad_Read_LR  
9.3.16  
Write to Lock Register (WRLR)  
The Write to Lock Register (WRLR) instruction allows bits to be changed in the Lock  
Registers. Before it can be accepted, a Write Enable (WREN) instruction must previously  
have been executed.  
Apart form the parallelizing of the instruction code, the address and the input data on the  
four pins DQ0, DQ1, DQ2 and DQ3, the instruction functionality is exactly the same as the  
Write to Lock Register (WRLR) instruction of the Extended SPI protocol, please refer to  
Section 9.1.25: Write to Lock Register (WRLR) for further details.  
149/185  
 复制成功!