512Mb, 1Gb, 2Gb: P33-65nm
AC Write Specifications
Figure 36: Synchronous Read to Write Timing
tAVCH
Latency count
tVLCH tCHAX
CLK
tAVQV
tAVVH
tWHAV
tAVWH
A
tVHVL
tVHAX
tELVH
tVLVH
tEHEL
ADV#
tELCH
tELQV
tEHTZ
tWHEH
CE#
tGHQZ
tGLQV
OE#
tVHWL
tCHWL
tVLWH
tVHWL
tWHAX
tWLWH
tCHWL
tELWL
tWHWL
WE#
tGLTX
tCHTV
WAIT
tCHTX
tCHQX
tCHQV
tWHDX
tGLQX
DQ
Q
D
D
1. WAIT shown de-asserted and High-Z per OE# de-assertion during WRITE operation
(RCR10 = 0, WAIT asserted LOW). Clock is ignored during WRITE operation.
Note:
PDF: 09005aef845667b8
p33_65nm_MLC_512Mb-1gb_2gb.pdf - Rev. C 12/13 EN
Micron Technology, Inc. reserves the right to change products or specifications without notice.
89
© 2013 Micron Technology, Inc. All rights reserved.