欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18F4520-I/ML 参数 Datasheet PDF下载

PIC18F4520-I/ML图片预览
型号: PIC18F4520-I/ML
PDF下载: 下载PDF文件 查看货源
内容描述: 28 /40/ 44引脚增强型闪存微控制器与10位A / D和纳瓦技术 [28/40/44-Pin Enhanced Flash Microcontrollers with 10-Bit A/D and nanoWatt Technology]
分类和应用: 闪存微控制器和处理器外围集成电路时钟
文件页数/大小: 412 页 / 6898 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18F4520-I/ML的Datasheet PDF文件第33页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第34页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第35页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第36页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第38页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第39页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第40页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第41页  
PIC18F2420/2520/4420/4520  
FIGURE 3-1:  
TRANSITION TIMING FOR ENTRY TO SEC_RUN MODE  
Q1 Q2 Q3 Q4 Q1  
Q2  
Q3  
Q4  
Q1  
Q2  
Q3  
1
2
3
n-1  
n
T1OSI  
Clock Transition(1)  
OSC1  
CPU  
Clock  
Peripheral  
Clock  
Program  
Counter  
PC  
PC + 2  
PC + 4  
Note 1: Clock transition typically occurs within 2-4 TOSC.  
FIGURE 3-2:  
TRANSITION TIMING FROM SEC_RUN MODE TO PRI_RUN MODE (HSPLL)  
Q1  
Q2  
Q3  
Q4  
Q1  
Q2 Q3 Q4 Q1 Q2 Q3  
T1OSI  
OSC1  
(1)  
TOST  
(1)  
TPLL  
1
2
n-1 n  
PLL Clock  
Output  
Clock  
Transition(2)  
CPU Clock  
Peripheral  
Clock  
Program  
Counter  
PC + 2  
PC + 4  
PC  
OSTS bit Set  
SCS<1:0> bits Changed  
Note1: TOST = 1024 TOSC; TPLL = 2 ms (approx). These intervals are not shown to scale.  
2: Clock transition typically occurs within 2-4 TOSC.  
This mode is entered by setting the SCS1 bit to ‘1’.  
Although it is ignored, it is recommended that the SCS0  
bit also be cleared; this is to maintain software compat-  
ibility with future devices. When the clock source is  
switched to the INTOSC multiplexer (see Figure 3-3),  
the primary oscillator is shut down and the OSTS bit is  
cleared. The IRCF bits may be modified at any time to  
immediately change the clock speed.  
3.2.3  
RC_RUN MODE  
In RC_RUN mode, the CPU and peripherals are  
clocked from the internal oscillator block using the  
INTOSC multiplexer. In this mode, the primary clock is  
shut down. When using the INTRC source, this mode  
provides the best power conservation of all the Run  
modes while still executing code. It works well for user  
applications which are not highly timing sensitive or do  
not require high-speed clocks at all times.  
Note:  
Caution should be used when modifying a  
single IRCF bit. If VDD is less than 3V, it is  
possible to select a higher clock speed  
than is supported by the low VDD.  
Improper device operation may result if  
the VDD/FOSC specifications are violated.  
If the primary clock source is the internal oscillator  
block (either INTRC or INTOSC), there are no distin-  
guishable differences between PRI_RUN and  
RC_RUN modes during execution. However, a clock  
switch delay will occur during entry to and exit from  
RC_RUN mode. Therefore, if the primary clock source  
is the internal oscillator block, the use of RC_RUN  
mode is not recommended.  
© 2008 Microchip Technology Inc.  
Advance Information  
DS39631E-page 35