欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18F4520-I/ML 参数 Datasheet PDF下载

PIC18F4520-I/ML图片预览
型号: PIC18F4520-I/ML
PDF下载: 下载PDF文件 查看货源
内容描述: 28 /40/ 44引脚增强型闪存微控制器与10位A / D和纳瓦技术 [28/40/44-Pin Enhanced Flash Microcontrollers with 10-Bit A/D and nanoWatt Technology]
分类和应用: 闪存微控制器和处理器外围集成电路时钟
文件页数/大小: 412 页 / 6898 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18F4520-I/ML的Datasheet PDF文件第99页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第100页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第101页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第102页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第104页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第105页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第106页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第107页  
PIC18F2420/2520/4420/4520  
REGISTER 9-9:  
IPR2: PERIPHERAL INTERRUPT PRIORITY REGISTER 2  
R/W-1  
OSCFIP  
bit 7  
R/W-1  
CMIP  
U-0  
R/W-1  
EEIP  
R/W-1  
BCLIP  
R/W-1  
R/W-1  
R/W-1  
HLVDIP  
TMR3IP  
CCP2IP  
bit 0  
Legend:  
R = Readable bit  
-n = Value at POR  
W = Writable bit  
‘1’ = Bit is set  
U = Unimplemented bit, read as ‘0’  
‘0’ = Bit is cleared x = Bit is unknown  
bit 7  
bit 6  
OSCFIP: Oscillator Fail Interrupt Priority bit  
1= High priority  
0= Low priority  
CMIP: Comparator Interrupt Priority bit  
1= High priority  
0= Low priority  
bit 5  
bit 4  
Unimplemented: Read as ‘0’  
EEIP: Data EEPROM/Flash Write Operation Interrupt Priority bit  
1= High priority  
0= Low priority  
bit 3  
bit 2  
bit 1  
bit 0  
BCLIP: Bus Collision Interrupt Priority bit  
1= High priority  
0= Low priority  
HLVDIP: High/Low-Voltage Detect Interrupt Priority bit  
1= High priority  
0= Low priority  
TMR3IP: TMR3 Overflow Interrupt Priority bit  
1= High priority  
0= Low priority  
CCP2IP: CCP2 Interrupt Priority bit  
1= High priority  
0= Low priority  
© 2008 Microchip Technology Inc.  
DS39631E-page 101  
 复制成功!