欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18F4520-I/PT 参数 Datasheet PDF下载

PIC18F4520-I/PT图片预览
型号: PIC18F4520-I/PT
PDF下载: 下载PDF文件 查看货源
内容描述: 28 /40/ 44引脚增强型闪存微控制器与10位A / D和纳瓦技术 [28/40/44-Pin Enhanced Flash Microcontrollers with 10-Bit A/D and nanoWatt Technology]
分类和应用: 闪存微控制器
文件页数/大小: 412 页 / 6898 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18F4520-I/PT的Datasheet PDF文件第100页浏览型号PIC18F4520-I/PT的Datasheet PDF文件第101页浏览型号PIC18F4520-I/PT的Datasheet PDF文件第102页浏览型号PIC18F4520-I/PT的Datasheet PDF文件第103页浏览型号PIC18F4520-I/PT的Datasheet PDF文件第105页浏览型号PIC18F4520-I/PT的Datasheet PDF文件第106页浏览型号PIC18F4520-I/PT的Datasheet PDF文件第107页浏览型号PIC18F4520-I/PT的Datasheet PDF文件第108页  
PIC18F2420/2520/4420/4520  
The operation of the SBOREN bit and the Reset flag  
bits is discussed in more detail in Section 4.1 “RCON  
Register”.  
9.5  
RCON Register  
The RCON register contains flag bits which are used to  
determine the cause of the last Reset or wake-up from  
Idle or Sleep modes. RCON also contains the IPEN bit  
which enables interrupt priorities.  
REGISTER 9-10: RCON: RESET CONTROL REGISTER  
R/W-0  
IPEN  
R/W-1(1)  
U-0  
R/W-1  
RI  
R-1  
TO  
R-1  
PD  
R/W-0(1)  
POR  
R/W-0  
BOR  
SBOREN  
bit 7  
bit 0  
Legend:  
R = Readable bit  
W = Writable bit  
‘1’ = Bit is set  
U = Unimplemented bit, read as ‘0’  
‘0’ = Bit is cleared x = Bit is unknown  
-n = Value at POR  
bit 7  
bit 6  
IPEN: Interrupt Priority Enable bit  
1= Enable priority levels on interrupts  
0= Disable priority levels on interrupts (PIC16CXXX Compatibility mode)  
SBOREN: Software BOR Enable bit(1)  
For details of bit operation, see Register 4-1.  
Unimplemented: Read as ‘0’  
bit 5  
bit 4  
RI: RESETInstruction Flag bit  
For details of bit operation, see Register 4-1.  
TO: Watchdog Timer Time-out Flag bit  
For details of bit operation, see Register 4-1.  
PD: Power-Down Detection Flag bit  
bit 3  
bit 2  
bit 1  
bit 0  
For details of bit operation, see Register 4-1.  
POR: Power-on Reset Status bit(1)  
For details of bit operation, see Register 4-1.  
BOR: Brown-out Reset Status bit  
For details of bit operation, see Register 4-1.  
Note 1: Actual Reset values are determined by device configuration and the nature of the device Reset. See  
Register 4-1 for additional information.  
DS39631E-page 102  
© 2008 Microchip Technology Inc.  
 复制成功!