欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18F4520-I/PT 参数 Datasheet PDF下载

PIC18F4520-I/PT图片预览
型号: PIC18F4520-I/PT
PDF下载: 下载PDF文件 查看货源
内容描述: 28 /40/ 44引脚增强型闪存微控制器与10位A / D和纳瓦技术 [28/40/44-Pin Enhanced Flash Microcontrollers with 10-Bit A/D and nanoWatt Technology]
分类和应用: 闪存微控制器
文件页数/大小: 412 页 / 6898 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18F4520-I/PT的Datasheet PDF文件第96页浏览型号PIC18F4520-I/PT的Datasheet PDF文件第97页浏览型号PIC18F4520-I/PT的Datasheet PDF文件第98页浏览型号PIC18F4520-I/PT的Datasheet PDF文件第99页浏览型号PIC18F4520-I/PT的Datasheet PDF文件第101页浏览型号PIC18F4520-I/PT的Datasheet PDF文件第102页浏览型号PIC18F4520-I/PT的Datasheet PDF文件第103页浏览型号PIC18F4520-I/PT的Datasheet PDF文件第104页  
PIC18F2420/2520/4420/4520  
9.3  
PIE Registers  
The PIE registers contain the individual enable bits for  
the peripheral interrupts. Due to the number of periph-  
eral interrupt sources, there are two Peripheral Interrupt  
Enable registers (PIE1 and PIE2). When IPEN = 0, the  
PEIE bit must be set to enable any of these peripheral  
interrupts.  
REGISTER 9-6:  
PIE1: PERIPHERAL INTERRUPT ENABLE REGISTER 1  
R/W-0  
PSPIE(1)  
bit 7  
R/W-0  
ADIE  
R/W-0  
RCIE  
R/W-0  
TXIE  
R/W-0  
SSPIE  
R/W-0  
R/W-0  
R/W-0  
CCP1IE  
TMR2IE  
TMR1IE  
bit 0  
Legend:  
R = Readable bit  
-n = Value at POR  
W = Writable bit  
‘1’ = Bit is set  
U = Unimplemented bit, read as ‘0’  
‘0’ = Bit is cleared x = Bit is unknown  
bit 7  
bit 6  
bit 5  
bit 4  
bit 3  
bit 2  
bit 1  
bit 0  
PSPIE: Parallel Slave Port Read/Write Interrupt Enable bit(1)  
1= Enables the PSP read/write interrupt  
0= Disables the PSP read/write interrupt  
ADIE: A/D Converter Interrupt Enable bit  
1= Enables the A/D interrupt  
0= Disables the A/D interrupt  
RCIE: EUSART Receive Interrupt Enable bit  
1= Enables the EUSART receive interrupt  
0= Disables the EUSART receive interrupt  
TXIE: EUSART Transmit Interrupt Enable bit  
1= Enables the EUSART transmit interrupt  
0= Disables the EUSART transmit interrupt  
SSPIE: Master Synchronous Serial Port Interrupt Enable bit  
1= Enables the MSSP interrupt  
0= Disables the MSSP interrupt  
CCP1IE: CCP1 Interrupt Enable bit  
1= Enables the CCP1 interrupt  
0= Disables the CCP1 interrupt  
TMR2IE: TMR2 to PR2 Match Interrupt Enable bit  
1= Enables the TMR2 to PR2 match interrupt  
0= Disables the TMR2 to PR2 match interrupt  
TMR1IE: TMR1 Overflow Interrupt Enable bit  
1= Enables the TMR1 overflow interrupt  
0= Disables the TMR1 overflow interrupt  
Note 1: This bit is unimplemented on 28-pin devices and will read as ‘0’.  
DS39631E-page 98  
© 2008 Microchip Technology Inc.  
 复制成功!