欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18F4520-I/P 参数 Datasheet PDF下载

PIC18F4520-I/P图片预览
型号: PIC18F4520-I/P
PDF下载: 下载PDF文件 查看货源
内容描述: 28 /40/ 44引脚增强型闪存微控制器与10位A / D和纳瓦技术 [28/40/44-Pin Enhanced Flash Microcontrollers with 10-Bit A/D and nanoWatt Technology]
分类和应用: 闪存微控制器和处理器外围集成电路光电二极管时钟
文件页数/大小: 412 页 / 6898 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18F4520-I/P的Datasheet PDF文件第93页浏览型号PIC18F4520-I/P的Datasheet PDF文件第94页浏览型号PIC18F4520-I/P的Datasheet PDF文件第95页浏览型号PIC18F4520-I/P的Datasheet PDF文件第96页浏览型号PIC18F4520-I/P的Datasheet PDF文件第98页浏览型号PIC18F4520-I/P的Datasheet PDF文件第99页浏览型号PIC18F4520-I/P的Datasheet PDF文件第100页浏览型号PIC18F4520-I/P的Datasheet PDF文件第101页  
PIC18F2420/2520/4420/4520  
REGISTER 9-3:  
INTCON3: INTERRUPT CONTROL REGISTER 3  
R/W-1  
INT2IP  
bit 7  
R/W-1  
U-0  
R/W-0  
R/W-0  
U-0  
R/W-0  
INT2IF  
R/W-0  
INT1IF  
INT1IP  
INT2IE  
INT1IE  
bit 0  
Legend:  
R = Readable bit  
W = Writable bit  
‘1’ = Bit is set  
U = Unimplemented bit, read as ‘0’  
‘0’ = Bit is cleared x = Bit is unknown  
-n = Value at POR  
bit 7  
bit 6  
INT2IP: INT2 External Interrupt Priority bit  
1= High priority  
0= Low priority  
INT1IP: INT1 External Interrupt Priority bit  
1= High priority  
0= Low priority  
bit 5  
bit 4  
Unimplemented: Read as ‘0’  
INT2IE: INT2 External Interrupt Enable bit  
1= Enables the INT2 external interrupt  
0= Disables the INT2 external interrupt  
bit 3  
INT1IE: INT1 External Interrupt Enable bit  
1= Enables the INT1 external interrupt  
0= Disables the INT1 external interrupt  
bit 2  
bit 1  
Unimplemented: Read as ‘0’  
INT2IF: INT2 External Interrupt Flag bit  
1= The INT2 external interrupt occurred (must be cleared in software)  
0= The INT2 external interrupt did not occur  
bit 0  
INT1IF: INT1 External Interrupt Flag bit  
1= The INT1 external interrupt occurred (must be cleared in software)  
0= The INT1 external interrupt did not occur  
Note:  
Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding  
enable bit or the global enable bit. User software should ensure the appropriate interrupt flag bits are clear  
prior to enabling an interrupt. This feature allows for software polling.  
© 2008 Microchip Technology Inc.  
DS39631E-page 95  
 复制成功!