欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18F24J10-I/SO 参数 Datasheet PDF下载

PIC18F24J10-I/SO图片预览
型号: PIC18F24J10-I/SO
PDF下载: 下载PDF文件 查看货源
内容描述: 28 /40/ 44引脚高性能, RISC微控制器 [28/40/44-Pin High-Performance, RISC Microcontrollers]
分类和应用: 微控制器
文件页数/大小: 368 页 / 5652 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18F24J10-I/SO的Datasheet PDF文件第204页浏览型号PIC18F24J10-I/SO的Datasheet PDF文件第205页浏览型号PIC18F24J10-I/SO的Datasheet PDF文件第206页浏览型号PIC18F24J10-I/SO的Datasheet PDF文件第207页浏览型号PIC18F24J10-I/SO的Datasheet PDF文件第209页浏览型号PIC18F24J10-I/SO的Datasheet PDF文件第210页浏览型号PIC18F24J10-I/SO的Datasheet PDF文件第211页浏览型号PIC18F24J10-I/SO的Datasheet PDF文件第212页  
PIC18F45J10 FAMILY  
FIGURE 17-7:  
ASYNCHRONOUS RECEPTION  
Start  
bit  
Start  
bit  
Start  
bit  
RX (pin)  
Stop  
bit  
Stop  
bit  
Stop  
bit  
bit 0 bit 1  
bit 7/8  
bit 0  
bit 7/8  
bit 7/8  
Rcv Shift Reg  
Rcv Buffer Reg  
Word 2  
RCREG  
Word 1  
RCREG  
Read Rcv  
Buffer Reg  
RCREG  
RCIF  
(Interrupt Flag)  
OERR bit  
CREN  
Note: This timing diagram shows three words appearing on the RX input. The RCREG (receive buffer) is read after the third word causing  
the OERR (Overrun) bit to be set.  
TABLE 17-6: REGISTERS ASSOCIATED WITH ASYNCHRONOUS RECEPTION  
Reset  
Name  
Bit 7  
Bit 6  
Bit 5  
Bit 4  
Bit 3  
Bit 2  
Bit 1  
Bit 0  
Values  
on page  
INTCON  
PIR1  
GIE/GIEH PEIE/GIEL TMR0IE  
INT0IE  
TXIF  
RBIE  
TMR0IF  
INT0IF  
RBIF  
47  
49  
49  
49  
49  
49  
49  
49  
49  
49  
PSPIF(1)  
PSPIE(1)  
PSPIP(1)  
SPEN  
ADIF  
ADIE  
ADIP  
RX9  
RCIF  
RCIE  
RCIP  
SREN  
SSP1IF  
SSP1IE  
SSP1IP  
ADDEN  
CCP1IF TMR2IF TMR1IF  
CCP1IE TMR2IE TMR1IE  
CCP1IP TMR2IP TMR1IP  
PIE1  
TXIE  
IPR1  
TXIP  
RCSTA  
RCREG  
TXSTA  
CREN  
FERR  
OERR  
RX9D  
EUSART Receive Register  
CSRC  
TX9  
TXEN  
SYNC  
SCKP  
SENDB  
BRG16  
BRGH  
TRMT  
WUE  
TX9D  
BAUDCON ABDOVF  
RCIDL  
ABDEN  
SPBRGH  
SPBRG  
EUSART Baud Rate Generator Register High Byte  
EUSART Baud Rate Generator Register Low Byte  
Legend: — = unimplemented locations read as ‘0’. Shaded cells are not used for asynchronous reception.  
Note 1: These bits are not implemented on 28-pin devices and should be read as ‘0’.  
Following a wake-up event, the module generates an  
RCIF interrupt. The interrupt is generated synchro-  
nously to the Q clocks in normal operating modes  
(Figure 17-8) and asynchronously, if the device is in  
Sleep mode (Figure 17-9). The interrupt condition is  
cleared by reading the RCREG register.  
17.2.4  
AUTO-WAKE-UP ON SYNC BREAK  
CHARACTER  
During Sleep mode, all clocks to the EUSART are  
suspended. Because of this, the Baud Rate Generator  
is inactive and a proper byte reception cannot be per-  
formed. The auto-wake-up feature allows the controller  
to wake-up due to activity on the RX/DT line while the  
EUSART is operating in Asynchronous mode.  
The WUE bit is automatically cleared once a low-to-  
high transition is observed on the RX line following the  
wake-up event. At this point, the EUSART module is in  
Idle mode and returns to normal operation. This signals  
to the user that the Sync Break event is over.  
The auto-wake-up feature is enabled by setting the  
WUE bit (BAUDCON<1>). Once set, the typical receive  
sequence on RX/DT is disabled and the EUSART  
remains in an Idle state, monitoring for a wake-up event  
independent of the CPU mode. A wake-up event con-  
sists of a high-to-low transition on the RX/DT line. (This  
coincides with the start of a Sync Break or a Wake-up  
Signal character for the LIN/J2602 support protocol.)  
DS39682E-page 206  
© 2009 Microchip Technology Inc.  
 复制成功!