欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18F8620-I/PT 参数 Datasheet PDF下载

PIC18F8620-I/PT图片预览
型号: PIC18F8620-I/PT
PDF下载: 下载PDF文件 查看货源
内容描述: 八十〇分之六十四引脚高性能1 Mbit的增强型闪存微控制器与A / D [64/80-Pin High Performance 1 Mbit Enhanced FLASH Microcontrollers with A/D]
分类和应用: 闪存微控制器和处理器外围集成电路PC时钟
文件页数/大小: 366 页 / 6797 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18F8620-I/PT的Datasheet PDF文件第57页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第58页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第59页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第60页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第62页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第63页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第64页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第65页  
PIC18FXX20  
For example, CLRF STATUSwill clear the upper three  
bits and set the Z bit. This leaves the STATUS register  
as 000u u1uu(where u= unchanged).  
It is recommended, therefore, that only BCF, BSF,  
SWAPF, MOVFF and MOVWF instructions are used to  
alter the STATUS register, because these instructions  
do not affect the Z, C, DC, OV, or N bits from the  
STATUS register. For other instructions not affecting  
any status bits, see Table 24-2.  
4.13 STATUS Register  
The STATUS register, shown in Register 4-3, contains  
the arithmetic status of the ALU. The STATUS register  
can be the destination for any instruction, as with any  
other register. If the STATUS register is the destination  
for an instruction that affects the Z, DC, C, OV, or N bits,  
then the write to these five bits is disabled. These bits are  
set or cleared according to the device logic. Therefore,  
the result of an instruction with the STATUS register as  
destination may be different than intended.  
Note: The C and DC bits operate as a borrow and  
digit borrow bit respectively, in subtraction.  
REGISTER 4-3:  
STATUS REGISTER  
U-0  
U-0  
U-0  
R/W-x  
N
R/W-x  
OV  
R/W-x  
Z
R/W-x  
DC  
R/W-x  
C
bit 7  
bit 0  
bit 7-5  
bit 4  
Unimplemented: Read as '0'  
N: Negative bit  
This bit is used for signed arithmetic (2’s complement). It indicates whether the result was  
negative (ALU MSB = 1).  
1= Result was negative  
0= Result was positive  
bit 3  
OV: Overflow bit  
This bit is used for signed arithmetic (2’s complement). It indicates an overflow of the  
7-bit magnitude, which causes the sign bit (bit 7) to change state.  
1= Overflow occurred for signed arithmetic (in this arithmetic operation)  
0= No overflow occurred  
bit 2  
bit 1  
Z: Zero bit  
1= The result of an arithmetic or logic operation is zero  
0= The result of an arithmetic or logic operation is not zero  
DC: Digit carry/borrow bit  
For ADDWF, ADDLW, SUBLW, and SUBWFinstructions  
1= A carry-out from the 4th low order bit of the result occurred  
0= No carry-out from the 4th low order bit of the result  
Note:  
For borrow, the polarity is reversed. A subtraction is executed by adding the two’s  
complement of the second operand. For rotate (RRF, RLF) instructions, this bit is  
loaded with either bit 4 or bit 3 of the source register.  
bit 0  
C: Carry/borrow bit  
For ADDWF, ADDLW, SUBLW, and SUBWFinstructions  
1= A carry-out from the Most Significant bit of the result occurred  
0= No carry-out from the Most Significant bit of the result occurred  
Note:  
For borrow, the polarity is reversed. A subtraction is executed by adding the two’s  
complement of the second operand. For rotate (RRF, RLF) instructions, this bit is  
loaded with either the high or low order bit of the source register.  
Legend:  
R = Readable bit  
- n = Value at POR  
W = Writable bit  
‘1’ = Bit is set  
U = Unimplemented bit, read as ‘0’  
‘0’ = Bit is cleared x = Bit is unknown  
2003 Microchip Technology Inc.  
Advance Information  
DS39609A-page 59  
 复制成功!