欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18F8620-I/PT 参数 Datasheet PDF下载

PIC18F8620-I/PT图片预览
型号: PIC18F8620-I/PT
PDF下载: 下载PDF文件 查看货源
内容描述: 八十〇分之六十四引脚高性能1 Mbit的增强型闪存微控制器与A / D [64/80-Pin High Performance 1 Mbit Enhanced FLASH Microcontrollers with A/D]
分类和应用: 闪存微控制器和处理器外围集成电路PC时钟
文件页数/大小: 366 页 / 6797 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18F8620-I/PT的Datasheet PDF文件第96页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第97页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第98页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第99页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第101页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第102页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第103页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第104页  
PIC18FXX20  
9.4  
IPR Registers  
The IPR registers contain the individual priority bits for  
the peripheral interrupts. Due to the number of periph-  
eral interrupt sources, there are three Peripheral Inter-  
rupt Priority Registers (IPR1, IPR2 and IPR3). The  
operation of the priority bits requires that the Interrupt  
Priority Enable (IPEN) bit be set.  
REGISTER 9-10: IPR1: PERIPHERAL INTERRUPT PRIORITY REGISTER 1  
R/W-1  
PSPIP(1)  
bit 7  
R/W-1  
ADIP  
R/W-1  
RC1IP  
R/W-1  
TX1IP  
R/W-1  
SSPIP  
R/W-1  
CCP1IP  
R/W-1  
TMR2IP  
R/W-1  
TMR1IP  
bit 0  
bit 7  
bit 6  
bit 5  
bit 4  
bit 3  
bit 2  
bit 1  
bit 0  
PSPIP: Parallel Slave Port Read/Write Interrupt Priority bit(1)  
1= High priority  
0= Low priority  
ADIP: A/D Converter Interrupt Priority bit  
1= High priority  
0= Low priority  
RC1IP: USART1 Receive Interrupt Priority bit  
1= High priority  
0= Low priority  
TX1IP: USART1 Transmit Interrupt Priority bit  
1= High priority  
0= Low priority  
SSPIP: Master Synchronous Serial Port Interrupt Priority bit  
1= High priority  
0= Low priority  
CCP1IP: CCP1 Interrupt Priority bit  
1= High priority  
0= Low priority  
TMR2IP: TMR2 to PR2 Match Interrupt Priority bit  
1= High priority  
0= Low priority  
TMR1IP: TMR1 Overflow Interrupt Priority bit  
1= High priority  
0= Low priority  
Note 1: Enabled only in Microcontroller mode for PIC18F8X20 devices.  
Legend:  
R = Readable bit  
- n = Value at POR  
W = Writable bit  
‘1’ = Bit is set  
U = Unimplemented bit, read as ‘0’  
‘0’ = Bit is cleared x = Bit is unknown  
DS39609A-page 98  
Advance Information  
2003 Microchip Technology Inc.  
 复制成功!