欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18F4431-I/P 参数 Datasheet PDF下载

PIC18F4431-I/P图片预览
型号: PIC18F4431-I/P
PDF下载: 下载PDF文件 查看货源
内容描述: 28 /40/ 44引脚增强型闪存微控制器采用纳瓦技术,高性能PWM和A / D [28/40/44-Pin Enhanced Flash Microcontrollers with nanoWatt Technology, High-Performance PWM and A/D]
分类和应用: 闪存微控制器
文件页数/大小: 392 页 / 3127 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18F4431-I/P的Datasheet PDF文件第283页浏览型号PIC18F4431-I/P的Datasheet PDF文件第284页浏览型号PIC18F4431-I/P的Datasheet PDF文件第285页浏览型号PIC18F4431-I/P的Datasheet PDF文件第286页浏览型号PIC18F4431-I/P的Datasheet PDF文件第288页浏览型号PIC18F4431-I/P的Datasheet PDF文件第289页浏览型号PIC18F4431-I/P的Datasheet PDF文件第290页浏览型号PIC18F4431-I/P的Datasheet PDF文件第291页  
PIC18F2331/2431/4331/4431  
TABLE 24-2: PIC18FXXXX INSTRUCTION SET (CONTINUED)  
16-Bit Instruction Word  
Mnemonic,  
Operands  
Status  
Affected  
Description  
Cycles  
Notes  
MSb LSb  
CONTROL OPERATIONS  
BC  
BN  
n
n
n
n
n
n
n
n
Branch if Carry  
1 (2)  
1110 0010 nnnn nnnn None  
1110 0110 nnnn nnnn None  
1110 0011 nnnn nnnn None  
1110 0111 nnnn nnnn None  
1110 0101 nnnn nnnn None  
1110 0001 nnnn nnnn None  
1110 0100 nnnn nnnn None  
1101 0nnn nnnn nnnn None  
1110 0000 nnnn nnnn None  
1110 110s kkkk kkkk None  
1111 kkkk kkkk kkkk  
Branch if Negative  
Branch if Not Carry  
Branch if Not Negative  
Branch if Not Overflow  
Branch if Not Zero  
Branch if Overflow  
Branch Unconditionally  
Branch if Zero  
1 (2)  
1 (2)  
1 (2)  
1 (2)  
2
1 (2)  
1 (2)  
1 (2)  
2
BNC  
BNN  
BNOV  
BNZ  
BOV  
BRA  
BZ  
n
n, s  
CALL  
Call Subroutine 1st word  
2nd word  
CLRWDT  
DAW  
GOTO  
n
Clear Watchdog Timer  
Decimal Adjust WREG  
Go to Address 1st word  
2nd word  
1
1
2
0000 0000 0000 0100 TO, PD  
0000 0000 0000 0111 C, DC  
1110 1111 kkkk kkkk None  
1111 kkkk kkkk kkkk  
NOP  
NOP  
POP  
PUSH  
RCALL  
RESET  
RETFIE  
n
No Operation  
No Operation  
Pop Top of Return Stack (TOS) 1  
Push Top of Return Stack (TOS) 1  
Relative Call  
1
1
0000 0000 0000 0000 None  
1111 xxxx xxxx xxxx None  
0000 0000 0000 0110 None  
0000 0000 0000 0101 None  
1101 1nnn nnnn nnnn None  
0000 0000 1111 1111 All  
0000 0000 0001 000s GIE/GIEH,  
PEIE/GIEL  
4
2
1
2
Software Device Reset  
Return from Interrupt Enable  
s
RETLW  
RETURN  
SLEEP  
k
s
Return with Literal in WREG  
Return from Subroutine  
Go into Standby mode  
2
2
1
0000 1100 kkkk kkkk None  
0000 0000 0001 001s None  
0000 0000 0000 0011 TO, PD  
Note 1: When a PORT register is modified as a function of itself (e.g., MOVF PORTB, 1, 0), the value used will be that  
value present on the pins themselves. For example, if the data latch is ‘1’ for a pin configured as an input and is  
driven low by an external device, the data will be written back with a ‘0’.  
2: If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared if  
assigned.  
3: If the Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The  
second cycle is executed as a NOP.  
4: Some instructions are 2-word instructions. The second word of these instructions will be executed as a NOP  
unless the first word of the instruction retrieves the information embedded in these 16 bits. This ensures that all  
program memory locations have a valid instruction.  
5: If the table write starts the write cycle to internal memory, the write will continue until terminated.  
2010 Microchip Technology Inc.  
DS39616D-page 287  
 复制成功!