欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18F2320-I/SP 参数 Datasheet PDF下载

PIC18F2320-I/SP图片预览
型号: PIC18F2320-I/SP
PDF下载: 下载PDF文件 查看货源
内容描述: 28 /40/ 44引脚高性能,增强型闪存微控制器与10位A / D和纳瓦技术 [28/40/44-Pin High-Performance, Enhanced Flash Microcontrollers with 10-Bit A/D and nanoWatt Technology]
分类和应用: 闪存微控制器和处理器外围集成电路光电二极管PC时钟
文件页数/大小: 388 页 / 6899 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18F2320-I/SP的Datasheet PDF文件第173页浏览型号PIC18F2320-I/SP的Datasheet PDF文件第174页浏览型号PIC18F2320-I/SP的Datasheet PDF文件第175页浏览型号PIC18F2320-I/SP的Datasheet PDF文件第176页浏览型号PIC18F2320-I/SP的Datasheet PDF文件第178页浏览型号PIC18F2320-I/SP的Datasheet PDF文件第179页浏览型号PIC18F2320-I/SP的Datasheet PDF文件第180页浏览型号PIC18F2320-I/SP的Datasheet PDF文件第181页  
PIC18F2220/2320/4220/4320  
remain low until the CKP bit is set and all other  
devices on the I2C bus have deasserted SCL. This  
ensures that a write to the CKP bit will not violate the  
minimum high time requirement for SCL (see  
Figure 17-12).  
17.4.4.5  
Clock Synchronization and  
the CKP bit (SEN = 1)  
The SEN bit is also used to synchronize writes to the  
CKP bit. If a user clears the CKP bit, the SCL output is  
forced to ‘0’. When the SEN bit is set to ‘1’, setting the  
CKP bit will not assert the SCL output low until the  
SCL output is already sampled low. If the user  
attempts to drive SCL low, the CKP bit will not assert  
the SCL line until an external I2C master device has  
already asserted the SCL line. The SCL output will  
Note:  
If the SEN bit is ‘0’, clearing the CKP bit  
will result in immediately driving the SCL  
output to ‘0’ regardless of the current  
state.  
FIGURE 17-12:  
CLOCK SYNCHRONIZATION TIMING  
Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4  
SDA  
SCL  
DX  
DX-1  
Master device  
asserts clock  
CKP  
Master device  
deasserts clock  
WR  
SSPCON1  
2003 Microchip Technology Inc.  
DS39599C-page 175  
 复制成功!