欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18F2320-I/SP 参数 Datasheet PDF下载

PIC18F2320-I/SP图片预览
型号: PIC18F2320-I/SP
PDF下载: 下载PDF文件 查看货源
内容描述: 28 /40/ 44引脚高性能,增强型闪存微控制器与10位A / D和纳瓦技术 [28/40/44-Pin High-Performance, Enhanced Flash Microcontrollers with 10-Bit A/D and nanoWatt Technology]
分类和应用: 闪存微控制器和处理器外围集成电路光电二极管PC时钟
文件页数/大小: 388 页 / 6899 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18F2320-I/SP的Datasheet PDF文件第133页浏览型号PIC18F2320-I/SP的Datasheet PDF文件第134页浏览型号PIC18F2320-I/SP的Datasheet PDF文件第135页浏览型号PIC18F2320-I/SP的Datasheet PDF文件第136页浏览型号PIC18F2320-I/SP的Datasheet PDF文件第138页浏览型号PIC18F2320-I/SP的Datasheet PDF文件第139页浏览型号PIC18F2320-I/SP的Datasheet PDF文件第140页浏览型号PIC18F2320-I/SP的Datasheet PDF文件第141页  
PIC18F2220/2320/4220/4320  
15.3.3  
SOFTWARE INTERRUPT  
15.3 Capture Mode  
When the Capture mode is changed, a false capture  
interrupt may be generated. The user should keep bit  
CCP1IE (PIE1<2>) clear to avoid false interrupts and  
should clear the flag bit, CCP1IF, following any such  
change in operating mode.  
In Capture mode, CCPR1H:CCPR1L captures the 16-bit  
value of the TMR1 or TMR3 registers when an event  
occurs on pin RC2/CCP1/P1A. An event is defined as  
one of the following:  
• every falling edge  
• every rising edge  
15.3.4  
CCP PRESCALER  
• every 4th rising edge  
• every 16th rising edge  
There are four prescaler settings specified by bits  
CCP1M3:CCP1M0. Whenever the CCP module is  
turned off, or the CCP module is not in Capture mode,  
the prescaler counter is cleared. This means that any  
Reset will clear the prescaler counter.  
The event is selected by control bits, CCP1M3:CCP1M0  
(CCP1CON<3:0>). When a capture is made, the inter-  
rupt request flag bit, CCP1IF (PIR1<2>), is set; it must  
be cleared in software. If another capture occurs before  
the value in register CCPR1 is read, the old captured  
value is overwritten by the new captured value.  
Switching from one capture prescaler to another may  
generate an interrupt. Also, the prescaler counter will  
not be cleared, therefore, the first capture may be from  
a non-zero prescaler. Example 15-1 shows the recom-  
mended method for switching between capture  
prescalers. This example also clears the prescaler  
counter and will not generate the “false” interrupt.  
15.3.1  
CCP PIN CONFIGURATION  
In Capture mode, the RC2/CCP1/P1A pin should be  
configured as an input by setting the TRISC<2> bit.  
Note:  
If the RC2/CCP1/P1A is configured as an  
output, a write to the port can cause a  
capture condition.  
EXAMPLE 15-1:  
CHANGING BETWEEN  
CAPTURE PRESCALERS  
CLRF  
CCP1CON, F  
; Turn CCP module off  
; Load WREG with the  
; new prescaler mode  
; value and CCP ON  
; Load CCP1CON with  
; this value  
MOVLW  
NEW_CAPT_PS  
CCP1CON  
15.3.2  
TIMER1/TIMER3 MODE SELECTION  
The timers that are to be used with the capture feature  
(either Timer1 and/or Timer3) must be running in Timer  
mode or Synchronized Counter mode. In Asynchro-  
nous Counter mode, the capture operation may not  
work. The timer to be used with each CCP module is  
selected in the T3CON register.  
MOVWF  
FIGURE 15-1:  
CAPTURE MODE OPERATION BLOCK DIAGRAM  
TMR3H  
TMR3L  
CCPR1L  
TMR1L  
Set Flag bit CCP1IF  
T3CCP2  
TMR3  
Enable  
Prescaler  
÷ 1, 4, 16  
CCP1 pin  
CCPR1H  
TMR1  
and  
Edge Detect  
T3CCP2  
Enable  
TMR1H  
CCP1CON<3:0>  
Q’s  
Set Flag bit CCP2IF  
T3CCP1  
TMR3H  
TMR3L  
CCPR2L  
TMR1L  
T3CCP2  
TMR3  
Enable  
Prescaler  
÷ 1, 4, 16  
CCP2 pin  
CCPR2H  
TMR1  
and  
Edge Detect  
Enable  
T3CCP2  
T3CCP1  
TMR1H  
CCP2CON<3:0>  
Q’s  
2003 Microchip Technology Inc.  
DS39599C-page 135