欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC16F73-I/SO 参数 Datasheet PDF下载

PIC16F73-I/SO图片预览
型号: PIC16F73-I/SO
PDF下载: 下载PDF文件 查看货源
内容描述: 40分之28引脚, 8位CMOS闪存微控制器 [28/40-pin, 8-bit CMOS FLASH Microcontrollers]
分类和应用: 闪存微控制器
文件页数/大小: 174 页 / 3853 K
品牌: MICROCHIP [ MICROCHIP TECHNOLOGY ]
 浏览型号PIC16F73-I/SO的Datasheet PDF文件第41页浏览型号PIC16F73-I/SO的Datasheet PDF文件第42页浏览型号PIC16F73-I/SO的Datasheet PDF文件第43页浏览型号PIC16F73-I/SO的Datasheet PDF文件第44页浏览型号PIC16F73-I/SO的Datasheet PDF文件第46页浏览型号PIC16F73-I/SO的Datasheet PDF文件第47页浏览型号PIC16F73-I/SO的Datasheet PDF文件第48页浏览型号PIC16F73-I/SO的Datasheet PDF文件第49页  
PIC16F7X
5.0
TIMER0 MODULE
The Timer0 module timer/counter has the following
features:
8-bit timer/counter
Readable and writable
8-bit software programmable prescaler
Internal or external clock select
Interrupt on overflow from FFh to 00h
Edge select for external clock
Counter mode is selected by setting bit T0CS
(OPTION_REG<5>). In Counter mode, Timer0 will
increment, either on every rising or falling edge of pin
RA4/T0CKI. The incrementing edge is determined by
the Timer0 Source Edge Select bit T0SE
(OPTION_REG<4>). Clearing bit T0SE selects the ris-
ing edge. Restrictions on the external clock input are
discussed in detail in Section 5.2.
The prescaler is mutually exclusively shared between
the Timer0 module and the Watchdog Timer. The pres-
caler is not readable or writable. Section 5.3 details the
operation of the prescaler.
Additional information on the Timer0 module is avail-
able in the PICmicro™ Mid-Range MCU Family Refer-
ence Manual (DS33023).
the prescaler shared with the WDT.
Timer0 operation is controlled through the
OPTION_REG register (Register 5-1 on the following
page). Timer mode is selected by clearing bit T0CS
(OPTION_REG<5>). In Timer mode, the Timer0 mod-
ule will increment every instruction cycle (without pres-
caler). If the TMR0 register is written, the increment is
inhibited for the following two instruction cycles. The
user can work around this by writing an adjusted value
to the TMR0 register.
5.1
Timer0 Interrupt
The TMR0 interrupt is generated when the TMR0 reg-
ister overflows from FFh to 00h. This overflow sets bit
TMR0IF (INTCON<2>). The interrupt can be masked
by clearing bit TMR0IE (INTCON<5>). Bit TMR0IF
must be cleared in software by the Timer0 module
Interrupt Service Routine, before re-enabling this inter-
rupt. The TMR0 interrupt cannot awaken the processor
from SLEEP, since the timer is shut-off during SLEEP.
FIGURE 5-1:
CLKOUT (= F
OSC
/4)
BLOCK DIAGRAM OF THE TIMER0 MODULE AND PRESCALER
Data Bus
8
1
0
M
U
X
SYNC
2
Cycles
TMR0 reg
0
RA4/T0CKI
pin
1
T0SE
M
U
X
T0CS
PSA
PRESCALER
Set Flag bit TMR0IF
on Overflow
0
M
U
X
8-bit Prescaler
8
8 - to - 1MUX
PS2:PS0
Watchdog
Timer
1
PSA
0
MUX
1
PSA
WDT Enable bit
WDT
Time-out
Note:
T0CS, T0SE, PSA, PS2:PS0 are (OPTION_REG<5:0>).
2002 Microchip Technology Inc.
DS30325B-page 43