欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC16F818-I/P 参数 Datasheet PDF下载

PIC16F818-I/P图片预览
型号: PIC16F818-I/P
PDF下载: 下载PDF文件 查看货源
内容描述: 二十零分之一十八引脚增强型闪存微控制器采用纳瓦技术 [18/20-Pin Enhanced Flash Microcontrollers with nanoWatt Technology]
分类和应用: 闪存微控制器和处理器外围集成电路光电二极管PC时钟
文件页数/大小: 176 页 / 2941 K
品牌: MICROCHIP [ MICROCHIP TECHNOLOGY ]
 浏览型号PIC16F818-I/P的Datasheet PDF文件第51页浏览型号PIC16F818-I/P的Datasheet PDF文件第52页浏览型号PIC16F818-I/P的Datasheet PDF文件第53页浏览型号PIC16F818-I/P的Datasheet PDF文件第54页浏览型号PIC16F818-I/P的Datasheet PDF文件第56页浏览型号PIC16F818-I/P的Datasheet PDF文件第57页浏览型号PIC16F818-I/P的Datasheet PDF文件第58页浏览型号PIC16F818-I/P的Datasheet PDF文件第59页  
PIC16F818/819
6.0
TIMER0 MODULE
The Timer0 module timer/counter has the following
features:
8-bit timer/counter
Readable and writable
8-bit software programmable prescaler
Internal or external clock select
Interrupt-on-overflow from FFh to 00h
Edge select for external clock
Counter mode is selected by setting bit T0CS
(OPTION_REG<5>). In Counter mode, Timer0 will
increment either on every rising or falling edge of pin
RA4/AN4/T0CKI. The incrementing edge is determined
by the Timer0 Source Edge Select bit, T0SE
(OPTION_REG<4>). Clearing bit T0SE selects the
rising edge. Restrictions on the external clock input are
discussed in detail in
The prescaler is mutually exclusively shared between
the Timer0 module and the Watchdog Timer. The
prescaler is not readable or writable.
details the operation of the prescaler.
Additional information on the Timer0 module is
available in the
“PICmicro
®
Mid-Range MCU Family
Reference Manual”
(DS33023).
the prescaler shared with the WDT.
6.2
Timer0 Interrupt
6.1
Timer0 Operation
Timer0 operation is controlled through the
OPTION_REG register (see Register 2-2). Timer mode
is selected by clearing bit T0CS (OPTION_REG<5>).
In Timer mode, the Timer0 module will increment every
instruction cycle (without prescaler). If the TMR0 regis-
ter is written, the increment is inhibited for the following
two instruction cycles. The user can work around this
by writing an adjusted value to the TMR0 register.
The TMR0 interrupt is generated when the TMR0
register overflows from FFh to 00h. This overflow sets
bit, TMR0IF (INTCON<2>). The interrupt can be
masked by clearing bit, TMR0IE (INTCON<5>). Bit
TMR0IF must be cleared in software by the Timer0
module Interrupt Service Routine before re-enabling
this interrupt. The TMR0 interrupt cannot awaken the
processor from Sleep since the timer is shut-off during
Sleep.
FIGURE 6-1:
CLKO (= F
OSC
/4)
BLOCK DIAGRAM OF THE TIMER0/WDT PRESCALER
Data Bus
M
U
X
8
1
0
M
U
X
Sync
2
Cycles
TMR0 reg
0
1
T0SE
RA4/AN4/T0CKI
pin
T0CS
PSA
PRESCALER
0
WDT Timer
1
31.25 kHz
M
U
X
Set Flag bit TMR0IF
on Overflow
8-bit Prescaler
8
8-to-1 MUX
PS2:PS0
WDT Enable bit
PSA
0
MUX
1
PSA
WDT
Time-out
Note:
T0CS, T0SE, PSA, PS2:PS0 are (OPTION_REG<5:0>).
2004 Microchip Technology Inc.
DS39598E-page 53