欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC16F688-I/P 参数 Datasheet PDF下载

PIC16F688-I/P图片预览
型号: PIC16F688-I/P
PDF下载: 下载PDF文件 查看货源
内容描述: 14引脚基于闪存的8位CMOS微控制器采用纳瓦技术 [14-Pin Flash-Based, 8-Bit CMOS Microcontrollers with nanoWatt Technology]
分类和应用: 闪存微控制器和处理器外围集成电路光电二极管时钟
文件页数/大小: 174 页 / 2918 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC16F688-I/P的Datasheet PDF文件第152页浏览型号PIC16F688-I/P的Datasheet PDF文件第153页浏览型号PIC16F688-I/P的Datasheet PDF文件第154页浏览型号PIC16F688-I/P的Datasheet PDF文件第155页浏览型号PIC16F688-I/P的Datasheet PDF文件第157页浏览型号PIC16F688-I/P的Datasheet PDF文件第158页浏览型号PIC16F688-I/P的Datasheet PDF文件第159页浏览型号PIC16F688-I/P的Datasheet PDF文件第160页  
PIC16F688  
FIGURE 14-10:  
PIC16F688 A/D CONVERSION TIMING (NORMAL MODE)  
BSF ADCON0, GO  
134  
Q4  
1 TCY  
(1)  
(TOSC/2)  
131  
130  
A/D CLK  
9
8
7
6
3
2
1
0
A/D Data  
ADRES  
NEW_DATA  
1 TCY  
OLD_DATA  
ADIF  
GO  
DONE  
Sampling Stopped  
132  
Sample  
Note 1: If the A/D clock source is selected as RC, a time of TCY is added before the A/D clock starts. This allows the  
SLEEPinstruction to be executed.  
TABLE 14-11: PIC16F688 A/D CONVERSION REQUIREMENTS  
Standard Operating Conditions (unless otherwise stated)  
Operating Temperature-40°C TA +125°C  
Param  
No.  
Sym  
Characteristic  
Min  
Typ†  
Max  
Units  
Conditions  
130  
TAD  
A/D Clock Period  
1.6  
µs TOSC-based, VREF 3.0V  
µs TOSC-based, VREF full range  
3.0*  
130  
TAD  
A/D Internal RC  
Oscillator Period  
ADCS<1:0> = 11(RC mode)  
µs At VDD = 2.5V  
3.0*  
2.0*  
6.0  
4.0  
11  
9.0*  
6.0*  
µs At VDD = 5.0V  
131  
132  
TCNV Conversion Time  
(not including  
TAD Set GO bit to new data in A/D Result  
register  
Acquisition Time)(1)  
TACQ Acquisition Time  
11.5  
µs  
5*  
µs The minimum time is the amplifier  
settling time. This may be used if the  
“new” input voltage has not changed  
by more than 1 LSb (i.e., 4.1 mV @  
4.096V) from the last sampled  
voltage (as stored on CHOLD).  
134  
TGO  
Q4 to A/D Clock  
Start  
TOSC/2  
If the A/D clock source is selected as  
RC, a time of TCY is added before  
the A/D clock starts. This allows the  
SLEEPinstruction to be executed.  
*
These parameters are characterized but not tested.  
Data in ‘Typ’ column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance  
only and are not tested.  
Note 1: ADRESH and ADRESL registers may be read on the following TCY cycle.  
2: See Table 8-1 for minimum conditions.  
DS41203B-page 154  
Preliminary  
2004 Microchip Technology Inc.