欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC16F767-I/SP 参数 Datasheet PDF下载

PIC16F767-I/SP图片预览
型号: PIC16F767-I/SP
PDF下载: 下载PDF文件 查看货源
内容描述: 28 /40/ 44引脚, 8位CMOS闪存微控制器与10位A / D和纳瓦技术 [28/40/44-Pin, 8-Bit CMOS Flash Microcontrollers with 10-Bit A/D and nanoWatt Technology]
分类和应用: 闪存微控制器和处理器外围集成电路光电二极管时钟
文件页数/大小: 276 页 / 4898 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC16F767-I/SP的Datasheet PDF文件第162页浏览型号PIC16F767-I/SP的Datasheet PDF文件第163页浏览型号PIC16F767-I/SP的Datasheet PDF文件第164页浏览型号PIC16F767-I/SP的Datasheet PDF文件第165页浏览型号PIC16F767-I/SP的Datasheet PDF文件第167页浏览型号PIC16F767-I/SP的Datasheet PDF文件第168页浏览型号PIC16F767-I/SP的Datasheet PDF文件第169页浏览型号PIC16F767-I/SP的Datasheet PDF文件第170页  
PIC16F7X7  
FIGURE 13-3:  
COMPARATOR OUTPUT BLOCK DIAGRAM  
Port pins  
MULTIPLEX  
+
-
CxINV  
To RA4 or  
RA5 pin  
Bus  
Data  
Q
D
Read CMCON  
EN  
Q
Set  
CMIF  
bit  
D
From  
other  
Comparator  
EN  
CL  
Read CMCON  
Reset  
13.6 Comparator Interrupts  
Note:  
If a change in the CMCON register  
(C1OUT or C2OUT) should occur when a  
read operation is being executed (start of  
the Q2 cycle), then the CMIF (PIR2  
register) interrupt flag may not get set.  
The comparator interrupt flag is set whenever there is  
a change in the output value of either comparator.  
Software will need to maintain information about the  
status of the output bits, as read from CMCON<7:6>, to  
determine the actual change that occurred. The CMIF  
bit (PIR2 register) is the Comparator Interrupt Flag. The  
CMIF bit must be reset by clearing it (‘0’). Since it is  
also possible to write a ‘1’ to this register, a simulated  
interrupt may be initiated.  
The user, in the Interrupt Service Routine, can clear the  
interrupt in the following manner:  
a) Any read or write of CMCON will end the  
mismatch condition.  
b) Clear flag bit CMIF.  
The CMIE bit (PIE2 register) and the PEIE bit (INTCON  
register) must be set to enable the interrupt. In addition,  
the GIE bit must also be set. If any of these bits are  
clear, the interrupt is not enabled, though the CMIF bit  
will still be set if an interrupt condition occurs.  
A mismatch condition will continue to set flag bit CMIF.  
Reading CMCON will end the mismatch condition and  
allow flag bit CMIF to be cleared.  
DS30498C-page 164  
2004 Microchip Technology Inc.  
 复制成功!