欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC16F73-I/SPG 参数 Datasheet PDF下载

PIC16F73-I/SPG图片预览
型号: PIC16F73-I/SPG
PDF下载: 下载PDF文件 查看货源
内容描述: [28 Pin, 7KB Std Flash, 192 RAM, 22 I/O, -40C to +85C, 28-SPDIP, TUBE]
分类和应用: 闪存微控制器
文件页数/大小: 174 页 / 3853 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC16F73-I/SPG的Datasheet PDF文件第35页浏览型号PIC16F73-I/SPG的Datasheet PDF文件第36页浏览型号PIC16F73-I/SPG的Datasheet PDF文件第37页浏览型号PIC16F73-I/SPG的Datasheet PDF文件第38页浏览型号PIC16F73-I/SPG的Datasheet PDF文件第40页浏览型号PIC16F73-I/SPG的Datasheet PDF文件第41页浏览型号PIC16F73-I/SPG的Datasheet PDF文件第42页浏览型号PIC16F73-I/SPG的Datasheet PDF文件第43页  
PIC16F7X  
FIGURE 4-7:  
PORTE BLOCK DIAGRAM  
(IN I/O PORT MODE)  
4.5  
PORTE and TRISE Register  
This section is not applicable to the PIC16F73 or  
PIC16F76.  
Data Bus  
WR Port  
D
Q
PORTE has three pins, RE0/RD/AN5, RE1/WR/AN6  
and RE2/CS/AN7, which are individually configureable  
as inputs or outputs. These pins have Schmitt Trigger  
input buffers.  
I/O pin(1)  
CK  
Data Latch  
D
Q
I/O PORTE becomes control inputs for the micro-  
processor port when bit PSPMODE (TRISE<4>) is set.  
In this mode, the user must make sure that the  
TRISE<2:0> bits are set (pins are configured as digital  
inputs). Ensure ADCON1 is configured for digital I/O. In  
this mode, the input buffers are TTL.  
WR TRIS  
RD TRIS  
Schmitt  
Trigger  
Input  
CK  
TRIS Latch  
Buffer  
Register 4-1 shows the TRISE register, which also con-  
trols the parallel slave port operation.  
Q
D
PORTE pins are multiplexed with analog inputs. When  
selected as an analog input, these pins will read as 0s.  
EN  
TRISE controls the direction of the RE pins, even when  
they are being used as analog inputs. The user must  
make sure to keep the pins configured as inputs when  
using them as analog inputs.  
RD Port  
Note 1: I/O pins have protection diodes to VDD and VSS.  
Note: On a Power-on Reset, these pins are con-  
figured as analog inputs and read as 0.  
2002 Microchip Technology Inc.  
DS30325B-page 37  
 复制成功!