欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC16F73-I/SPG 参数 Datasheet PDF下载

PIC16F73-I/SPG图片预览
型号: PIC16F73-I/SPG
PDF下载: 下载PDF文件 查看货源
内容描述: [28 Pin, 7KB Std Flash, 192 RAM, 22 I/O, -40C to +85C, 28-SPDIP, TUBE]
分类和应用: 闪存微控制器
文件页数/大小: 174 页 / 3853 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC16F73-I/SPG的Datasheet PDF文件第134页浏览型号PIC16F73-I/SPG的Datasheet PDF文件第135页浏览型号PIC16F73-I/SPG的Datasheet PDF文件第136页浏览型号PIC16F73-I/SPG的Datasheet PDF文件第137页浏览型号PIC16F73-I/SPG的Datasheet PDF文件第139页浏览型号PIC16F73-I/SPG的Datasheet PDF文件第140页浏览型号PIC16F73-I/SPG的Datasheet PDF文件第141页浏览型号PIC16F73-I/SPG的Datasheet PDF文件第142页  
PIC16F7X  
TABLE 15-9: I2C BUS DATA REQUIREMENTS  
Param.  
No.  
Symbol  
Characteristic  
100 kHz mode  
Min  
Max Units  
Conditions  
100*  
THIGH  
Clock high time  
4.0  
µs  
µs  
Device must operate at a  
minimum of 1.5 MHz  
400 kHz mode  
0.6  
Device must operate at a  
minimum of 10 MHz  
SSP Module  
1.5TCY  
4.7  
101*  
TLOW  
Clock low time  
100 kHz mode  
µs  
µs  
Device must operate at a  
minimum of 1.5 MHz  
400 kHz mode  
1.3  
Device must operate at a  
minimum of 10 MHz  
SSP Module  
1.5TCY  
102*  
103*  
90*  
TR  
TF  
SDA and SCL rise 100 kHz mode  
1000  
ns  
ns  
time  
400 kHz mode  
20 + 0.1CB 300  
CB is specified to be from  
10 - 400 pF  
SDA and SCL fall  
time  
100 kHz mode  
400 kHz mode  
300  
ns  
ns  
20 + 0.1CB 300  
CB is specified to be from  
10 - 400 pF  
TSU:STA  
THD:STA  
START condition  
setup time  
100 kHz mode  
400 kHz mode  
4.7  
0.6  
µs  
µs  
Only relevant for  
Repeated START  
condition  
91*  
106*  
107*  
92*  
START condition  
hold time  
100 kHz mode  
400 kHz mode  
4.0  
0.6  
0
µs  
µs  
ns  
µs  
ns  
ns  
µs  
µs  
ns  
ns  
µs  
µs  
After this period the first  
clock pulse is generated  
THD:DAT Data input hold time 100 kHz mode  
400 kHz mode  
0
0.9  
TSU:DAT  
TSU:STO  
TAA  
Data input setup  
time  
100 kHz mode  
400 kHz mode  
100 kHz mode  
400 kHz mode  
100 kHz mode  
400 kHz mode  
100 kHz mode  
400 kHz mode  
250  
100  
4.7  
0.6  
(Note 2)  
STOP condition  
setup time  
109*  
110*  
Output valid from  
clock  
3500  
(Note 1)  
TBUF  
Bus free time  
4.7  
1.3  
Time the bus must be free  
before a new transmission  
can start  
CB  
Bus capacitive loading  
400  
pF  
*
These parameters are characterized but not tested.  
Note 1: As a transmitter, the device must provide this internal minimum delay time to bridge the undefined region  
(min. 300 ns) of the falling edge of SCL to avoid unintended generation of START or STOP conditions.  
2: A Fast mode (400 kHz) I2C bus device can be used in a Standard mode (100 kHz) I2C bus system, but the  
requirement TSU:DAT 250 ns must then be met. This will automatically be the case if the device does not  
stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it  
must output the next data bit to the SDA line TR max. + TSU:DAT = 1000 + 250 = 1250 ns (according to the  
Standard mode I2C bus specification), before the SCL line is released.  
DS30325B-page 136  
2002 Microchip Technology Inc.  
 复制成功!