欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC16F73-I/SPG 参数 Datasheet PDF下载

PIC16F73-I/SPG图片预览
型号: PIC16F73-I/SPG
PDF下载: 下载PDF文件 查看货源
内容描述: [28 Pin, 7KB Std Flash, 192 RAM, 22 I/O, -40C to +85C, 28-SPDIP, TUBE]
分类和应用: 闪存微控制器
文件页数/大小: 174 页 / 3853 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC16F73-I/SPG的Datasheet PDF文件第97页浏览型号PIC16F73-I/SPG的Datasheet PDF文件第98页浏览型号PIC16F73-I/SPG的Datasheet PDF文件第99页浏览型号PIC16F73-I/SPG的Datasheet PDF文件第100页浏览型号PIC16F73-I/SPG的Datasheet PDF文件第102页浏览型号PIC16F73-I/SPG的Datasheet PDF文件第103页浏览型号PIC16F73-I/SPG的Datasheet PDF文件第104页浏览型号PIC16F73-I/SPG的Datasheet PDF文件第105页  
PIC16F7X  
The RB0/INT pin interrupt, the RB port change interrupt  
and the TMR0 overflow interrupt flags are contained in  
the INTCON register.  
12.11 Interrupts  
The PIC16F7X family has up to 12 sources of interrupt.  
The interrupt control register (INTCON) records individ-  
ual interrupt requests in flag bits. It also has individual  
and global interrupt enable bits.  
The peripheral interrupt flags are contained in the Spe-  
cial Function Registers, PIR1 and PIR2. The corre-  
sponding interrupt enable bits are contained in Special  
Function Registers, PIE1 and PIE2, and the peripheral  
interrupt enable bit is contained in Special Function  
Register, INTCON.  
Note: Individual interrupt flag bits are set, regard-  
less of the status of their corresponding  
mask bit or the GIE bit.  
A global interrupt enable bit, GIE (INTCON<7>)  
enables (if set) all unmasked interrupts, or disables (if  
cleared) all interrupts. When bit GIE is enabled and an  
interrupts flag bit and mask bit are set, the interrupt will  
vector immediately. Individual interrupts can be dis-  
abled through their corresponding enable bits in vari-  
ous registers. Individual interrupt bits are set,  
regardless of the status of the GIE bit. The GIE bit is  
cleared on RESET.  
When an interrupt is responded to, the GIE bit is  
cleared to disable any further interrupt, the return  
address is pushed onto the stack and the PC is loaded  
with 0004h. Once in the Interrupt Service Routine, the  
source(s) of the interrupt can be determined by polling  
the interrupt flag bits. The interrupt flag bit(s) must be  
cleared in software before re-enabling interrupts to  
avoid recursive interrupts.  
For external interrupt events, such as the INT pin or  
PORTB change interrupt, the interrupt latency will be  
three or four instruction cycles. The exact latency  
depends when the interrupt event occurs, relative to  
the current Q cycle. The latency is the same for one or  
two-cycle instructions. Individual interrupt flag bits are  
set, regardless of the status of their corresponding  
mask bit, PEIE bit, or the GIE bit.  
The return from interruptinstruction, RETFIE, exits  
the interrupt routine, as well as sets the GIE bit, which  
re-enables interrupts.  
FIGURE 12-10:  
INTERRUPT LOGIC  
PSPIF(1)  
PSPIE(1)  
Wake-up (If in SLEEP mode)  
ADIF  
ADIE  
TMR0IF  
TMR0IE  
RCIF  
RCIE  
INTF  
INTE  
Interrupt to CPU  
TXIF  
TXIE  
RBIF  
RBIE  
SSPIF  
SSPIE  
PEIE  
GIE  
CCP1IF  
CCP1IE  
TMR2IF  
TMR2IE  
TMR1IF  
TMR1IE  
CCP2IF  
CCP2IE  
Note 1: PSP interrupt is implemented only on PIC16F74/77 devices.  
2002 Microchip Technology Inc.  
DS30325B-page 99  
 复制成功!