欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC16C715-04E/SS 参数 Datasheet PDF下载

PIC16C715-04E/SS图片预览
型号: PIC16C715-04E/SS
PDF下载: 下载PDF文件 查看货源
内容描述: 8位CMOS微控制器与A / D转换器 [8-Bit CMOS Microcontrollers with A/D Converter]
分类和应用: 转换器微控制器
文件页数/大小: 176 页 / 1596 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC16C715-04E/SS的Datasheet PDF文件第62页浏览型号PIC16C715-04E/SS的Datasheet PDF文件第63页浏览型号PIC16C715-04E/SS的Datasheet PDF文件第64页浏览型号PIC16C715-04E/SS的Datasheet PDF文件第65页浏览型号PIC16C715-04E/SS的Datasheet PDF文件第67页浏览型号PIC16C715-04E/SS的Datasheet PDF文件第68页浏览型号PIC16C715-04E/SS的Datasheet PDF文件第69页浏览型号PIC16C715-04E/SS的Datasheet PDF文件第70页  
PIC16C71X  
Other peripherals cannot generate interrupts since dur-  
ing SLEEP, no on-chip Q clocks are present.  
8.8  
Power-down Mode (SLEEP)  
Power-down mode is entered by executing a SLEEP  
When the SLEEPinstruction is being executed, the next  
instruction (PC + 1) is pre-fetched. For the device to  
wake-up through an interrupt event, the corresponding  
interrupt enable bit must be set (enabled). Wake-up is  
regardless of the state of the GIE bit. If the GIE bit is  
clear (disabled), the device continues execution at the  
instruction after the SLEEPinstruction. If the GIE bit is  
set (enabled), the device executes the instruction after  
the SLEEP instruction and then branches to the inter-  
rupt address (0004h). In cases where the execution of  
the instruction following SLEEP is not desirable, the  
user should have a NOPafter the SLEEPinstruction.  
instruction.  
If enabled, the Watchdog Timer will be cleared but  
keeps running, the PD bit (STATUS<3>) is cleared, the  
TO (STATUS<4>) bit is set, and the oscillator driver is  
turned off. The I/O ports maintain the status they had,  
before the SLEEP instruction was executed (driving  
high, low, or hi-impedance).  
For lowest current consumption in this mode, place all  
I/O pins at either VDD, or VSS, ensure no external cir-  
cuitry is drawing current from the I/O pin, power-down  
the A/D, disable external clocks. Pull all I/O pins, that  
are hi-impedance inputs, high or low externally to avoid  
switching currents caused by floating inputs. The  
T0CKI input should also be at VDD or VSS for lowest  
current consumption. The contribution from on-chip  
pull-ups on PORTB should be considered.  
8.8.2  
WAKE-UP USING INTERRUPTS  
When global interrupts are disabled (GIE cleared) and  
any interrupt source has both its interrupt enable bit  
and interrupt flag bit set, one of the following will occur:  
The MCLR pin must be at a logic high level (VIHMC).  
• If the interrupt occurs before the the execution of  
a SLEEPinstruction, the SLEEPinstruction will  
complete as a NOP.Therefore, the WDT and WDT  
postscaler will not be cleared, the TO bit will not  
be set and PD bits will not be cleared.  
8.8.1  
WAKE-UP FROM SLEEP  
The device can wake up from SLEEP through one of  
the following events:  
1. External reset input on MCLR pin.  
• If the interrupt occurs during or after the execu-  
tion of a SLEEPinstruction, the device will immedi-  
ately wake up from sleep . The SLEEPinstruction  
will be completely executed before the wake-up.  
Therefore, the WDT and WDT postscaler will be  
cleared, the TO bit will be set and the PD bit will  
be cleared.  
2. Watchdog Timer Wake-up (if WDT was  
enabled).  
3. Interrupt from INT pin, RB port change, or some  
Peripheral Interrupts.  
External MCLR Reset will cause a device reset. All  
other events are considered a continuation of program  
execution and cause a "wake-up". The TO and PD bits  
in the STATUS register can be used to determine the  
cause of device reset. The PD bit, which is set on  
power-up, is cleared when SLEEPis invoked.The TO bit  
is cleared if a WDT time-out occurred (and caused  
wake-up).  
Even if the flag bits were checked before executing a  
SLEEP instruction, it may be possible for flag bits to  
become set before the SLEEPinstruction completes.To  
determine whether a SLEEP instruction executed, test  
the PD bit. If the PD bit is set, the SLEEPinstruction was  
executed as a NOP.  
To ensure that the WDT is cleared, a CLRWDTinstruc-  
tion should be executed before a SLEEPinstruction.  
The following peripheral interrupts can wake the device  
from SLEEP:  
1. TMR1 interrupt. Timer1 must be operating as  
an asynchronous counter.  
2. A/D conversion (when A/D clock source is RC).  
DS30272A-page 66  
1997 Microchip Technology Inc.  
 复制成功!