欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC16F627-20/P 参数 Datasheet PDF下载

PIC16F627-20/P图片预览
型号: PIC16F627-20/P
PDF下载: 下载PDF文件 查看货源
内容描述: 基于闪存的8位CMOS微控制器 [FLASH-Based 8-Bit CMOS Microcontrollers]
分类和应用: 闪存微控制器和处理器外围集成电路光电二极管时钟
文件页数/大小: 160 页 / 1657 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC16F627-20/P的Datasheet PDF文件第72页浏览型号PIC16F627-20/P的Datasheet PDF文件第73页浏览型号PIC16F627-20/P的Datasheet PDF文件第74页浏览型号PIC16F627-20/P的Datasheet PDF文件第75页浏览型号PIC16F627-20/P的Datasheet PDF文件第77页浏览型号PIC16F627-20/P的Datasheet PDF文件第78页浏览型号PIC16F627-20/P的Datasheet PDF文件第79页浏览型号PIC16F627-20/P的Datasheet PDF文件第80页  
PIC16F62X  
12.1.1 SAMPLING  
The data on the RB1/RX/DT pin is sampled three times  
by a majority detect circuit to determine if a high or a  
low level is present at the RX pin. If bit BRGH  
(TXSTA<2>) is clear (i.e., at the low baud rates), the  
sampling is done on the seventh, eighth and ninth fall-  
ing edges of a x16 clock (Figure 12-3). If bit BRGH is  
set (i.e., at the high baud rates), the sampling is done  
on the 3 clock edges preceding the second rising edge  
after the first falling edge of a x4 clock (Figure 12-4 and  
Figure 12-5).  
FIGURE 12-1: RX PIN SAMPLING SCHEME. BRGH = 0  
Start bit  
Bit0  
RX  
(RB1/RX/DT pin)  
Baud CLK for all but start bit  
baud CLK  
x16 CLK  
1
2
3
4
5
6
7
8
9
10 11 12 13 14 15 16  
1
2
3
Samples  
FIGURE 12-2: RX PIN SAMPLING SCHEME, BRGH = 1  
RX pin  
bit0  
bit1  
Start Bit  
baud clk  
First falling edge after RX pin goes low  
Second rising edge  
x4 clk  
1
2
3
4
1
2
3
4
1
2
Q2, Q4 clk  
Samples  
Samples  
Samples  
DS40300B-page 76  
Preliminary  
1999 Microchip Technology Inc.  
 复制成功!