欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC16CE625-04/SO 参数 Datasheet PDF下载

PIC16CE625-04/SO图片预览
型号: PIC16CE625-04/SO
PDF下载: 下载PDF文件 查看货源
内容描述: OTP 8位CMOS微控制器与EEPROM数据存储器 [OTP 8-Bit CMOS MCU with EEPROM Data Memory]
分类和应用: 存储微控制器和处理器外围集成电路光电二极管PC可编程只读存储器电动程控只读存储器电可擦编程只读存储器时钟
文件页数/大小: 108 页 / 2330 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC16CE625-04/SO的Datasheet PDF文件第43页浏览型号PIC16CE625-04/SO的Datasheet PDF文件第44页浏览型号PIC16CE625-04/SO的Datasheet PDF文件第45页浏览型号PIC16CE625-04/SO的Datasheet PDF文件第46页浏览型号PIC16CE625-04/SO的Datasheet PDF文件第48页浏览型号PIC16CE625-04/SO的Datasheet PDF文件第49页浏览型号PIC16CE625-04/SO的Datasheet PDF文件第50页浏览型号PIC16CE625-04/SO的Datasheet PDF文件第51页  
PIC16CE62X  
9.1  
Configuring the Voltage Reference  
9.0  
VOLTAGE REFERENCE  
MODULE  
The Voltage Reference can output 16 distinct voltage  
levels for each range.  
The Voltage Reference is a 16-tap resistor ladder  
network that provides a selectable voltage reference.  
The resistor ladder is segmented to provide two ranges  
of VREF values and has a power-down function to  
conserve power when the reference is not being used.  
The VRCON register controls the operation of the  
reference as shown in Figure 9-1.The block diagram is  
given in Figure 9-2.  
The equations used to calculate the output of the  
Voltage Reference are as follows:  
if VRR = 1: VREF = (VR<3:0>/24) x VDD  
if VRR = 0: VREF = (VDD x 1/4) + (VR<3:0>/32) x VDD  
The setting time of the Voltage Reference must be  
considered when changing the VREF output  
(Table 13-2). Example 9-1 shows an example of how to  
configure the Voltage Reference for an output voltage  
of 1.25V with VDD = 5.0V.  
FIGURE 9-1:  
VRCON REGISTER(ADDRESS 9Fh)  
R/W-0  
VREN  
bit7  
R/W-0  
VROE  
R/W-0  
VRR  
U-0  
R/W-0  
VR3  
R/W-0  
VR2  
R/W-0  
VR1  
R/W-0  
VR0  
R = Readable bit  
W = Writable bit  
U = Unimplemented bit,  
read as ‘0’  
bit0  
- n =Value at POR reset  
bit 7:  
bit 6:  
bit 5:  
bit 4:  
VREN: VREF Enable  
1 = VREF circuit powered on  
0 = VREF circuit powered down, no IDD drain  
VROE: VREF Output Enable  
1 = VREF is output on RA2 pin  
0 = VREF is disconnected from RA2 pin  
VRR: VREF Range selection  
1 = Low Range  
0 = High Range  
Unimplemented: Read as '0'  
bit 3-0: VR<3:0>: VREF value selection 0 VR [3:0] 15  
when VRR = 1: VREF = (VR<3:0>/ 24) * VDD  
when VRR = 0: VREF = 1/4 * VDD + (VR<3:0>/ 32) * VDD  
FIGURE 9-2: VOLTAGE REFERENCE BLOCK DIAGRAM  
16 Stages  
VREN  
R
R
R
R
8R  
8R  
VRR  
VR3  
VR0  
VREF  
(From VRCON<3:0>)  
16-1 Analog Mux  
Note: R is defined in Table 13-3.  
1998 Microchip Technology Inc.  
Preliminary  
DS40182A-page 47  
 
 复制成功!