欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC16F873A-I/SO 参数 Datasheet PDF下载

PIC16F873A-I/SO图片预览
型号: PIC16F873A-I/SO
PDF下载: 下载PDF文件 查看货源
内容描述: 40分之28引脚增强型闪存微控制器 [28/40-pin Enhanced FLASH Microcontrollers]
分类和应用: 闪存微控制器和处理器外围集成电路光电二极管PC时钟
文件页数/大小: 222 页 / 3815 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC16F873A-I/SO的Datasheet PDF文件第73页浏览型号PIC16F873A-I/SO的Datasheet PDF文件第74页浏览型号PIC16F873A-I/SO的Datasheet PDF文件第75页浏览型号PIC16F873A-I/SO的Datasheet PDF文件第76页浏览型号PIC16F873A-I/SO的Datasheet PDF文件第78页浏览型号PIC16F873A-I/SO的Datasheet PDF文件第79页浏览型号PIC16F873A-I/SO的Datasheet PDF文件第80页浏览型号PIC16F873A-I/SO的Datasheet PDF文件第81页  
PIC16F87XA  
the SDO pin is no longer driven, even if in the mid-  
dle of a transmitted byte, and becomes a floating  
output. External pull-up/pull-down resistors may be  
desirable, depending on the application.  
9.3.6  
SLAVE MODE  
In Slave mode, the data is transmitted and received as  
the external clock pulses appear on SCK. When the  
last bit is latched, the SSPIF interrupt flag bit is set.  
Note 1: When the SPI is in Slave Mode with SS  
pin control enabled (SSPCON<3:0> =  
0100), the SPI module will reset if the SS  
pin is set to VDD.  
While in Slave mode, the external clock is supplied by  
the external clock source on the SCK pin. This external  
clock must meet the minimum high and low times, as  
specified in the electrical specifications.  
2: If the SPI is used in Slave Mode with CKE  
set, then the SS pin control must be  
enabled.  
While in SLEEP mode, the slave can transmit/receive  
data. When a byte is received, the device will wake-up  
from SLEEP.  
When the SPI module resets, the bit counter is forced  
to 0. This can be done by either forcing the SS pin to a  
high level or clearing the SSPEN bit.  
9.3.7  
SLAVE SELECT  
SYNCHRONIZATION  
To emulate two-wire communication, the SDO pin can  
be connected to the SDI pin. When the SPI needs to  
operate as a receiver, the SDO pin can be configured  
as an input. This disables transmissions from the SDO.  
The SDI can always be left as an input (SDI function)  
since it cannot create a bus conflict.  
The SS pin allows a Synchronous Slave mode. The  
SPI must be in Slave mode with SS pin control  
enabled (SSPCON<3:0> = 04h). The pin must not  
be driven low for the SS pin to function as an input.  
The Data Latch must be high. When the SS pin is  
low, transmission and reception are enabled and  
the SDO pin is driven. When the SS pin goes high,  
FIGURE 9-4:  
SLAVE SYNCHRONIZATION WAVEFORM  
SS  
SCK  
(CKP = 0  
CKE = 0)  
SCK  
(CKP = 1  
CKE = 0)  
Write to  
SSPBUF  
bit6  
bit7  
bit7  
bit0  
bit0  
SDO  
bit7  
SDI  
(SMP = 0)  
bit7  
Input  
Sample  
(SMP = 0)  
SSPIF  
Interrupt  
Flag  
Next Q4 cycle  
SSPSR to  
SSPBUF  
after Q2↓  
2001 Microchip Technology Inc.  
Advance Information  
DS39582A-page 75  
 复制成功!